

# **Product Specification**

# PE4231

#### SPDT High Power UltraCMOS™ DC – 1.3 GHz RF Switch

#### Features

- Optimized for 75 Ω systems
- Single +3-volt power supply
- Low insertion loss: 0.80 dB at 1.0 GHz
- High isolation: 42 dB at 1.0 GHz
- Typical input 1 dB compression point of +32 dBm
- Single-pin CMOS or TTL logic control
- Low cost

## Product Description

The PE4231 SPDT High Power UltraCMOS<sup>™</sup> RF Switch is designed to cover a broad range of applications from DC to 1.3 GHz. This single-supply reflective switch integrates on-board CMOS control logic driven by a simple, single-pin CMOS or TTL compatible control input. Using a nominal +3-volt power supply, a typical input 1 dB compression point of +32 dBm can be achieved. The PE4231 also exhibits input-output isolation of better than 42 dB at 1.0 GHz and is offered in a small 8-lead MSOP package.

The PE4231 SPDT High Power UltraCMOS<sup>™</sup> RF Switch is manufactured in Peregrine's patented Ultra Thin Silicon (UTSi®) CMOS process, offering the performance of GaAs with the economy and integration of conventional CMOS.

### Figure 1. Functional Diagram



# igure 2. Package Type

8-lead MSOP

| DF1 |                 |     | -     |
|-----|-----------------|-----|-------|
| RF1 |                 | RF2 |       |
|     | CMOS<br>Control | 5   | THE E |
|     | Driver          |     |       |
|     | CTRL            |     |       |

## Table 1. Electrical Specifications @ +25 °C, $V_{DD}$ = 3 V ( $Z_S = Z_L = 75 \Omega$ )

| Parameter                           | Conditions                        | Minimum | Typical | Maximum | Units     |
|-------------------------------------|-----------------------------------|---------|---------|---------|-----------|
| Operation Frequency <sup>1</sup>    |                                   | DC      |         | 1300    | MHz       |
| Incention Land                      | 50 MHz                            |         | 0.50    | 0.60    |           |
| Insertion Loss                      | 1000 MHz                          |         | 0.80    | 0.90    | dB        |
| Isolation – RFCommon to             | 50 MHz                            | 73      | 75      |         | ٩D        |
| RF1/RF2                             | 1000 MHz                          | 40      | 42      |         | dB        |
| Isolation – RF1 to RF2              | 50 MHz                            | 58      | 60      |         | dB        |
| ISOIALION - REI LO REZ              | 1000 MHz                          | 33      | 35      |         |           |
| Return Loss                         | 1000 MHz                          | 16      | 17      |         | dB        |
| 'ON' Switching Time                 | CTRL to 0.1 dB final value, 2 GHz |         | 2000    |         | ns        |
| 'OFF' Switching Time                | CTRL to 25 dB isolation, 2 GHz    |         | 900     |         | ns        |
| Video Feedthrough <sup>2</sup>      |                                   |         | 15      |         | $mV_{pp}$ |
| Input 1 dB Compression <sup>3</sup> | 1000 MHz                          | 30      | 32      |         | dBm       |
| Input IP3 <sup>3</sup>              | 1000 MHz, 17 dBm                  | 50      |         |         | dBm       |

Notes: 1. Device linearity will begin to degrade below 1 MHz.

2. Measured with a 1 ns risetime, 0/3 V pulse and 500 MHz bandwidth.

3. Measured in a 50  $\Omega$  system.

Document No. 70-0097-01 | www.psemi.com

©2005 Peregrine Semiconductor Corp. All rights reserved.



## Figure 3. Pin Configuration (Top View)



#### Table 2. Pin Descriptions

| Pin<br>No. | Pin Name        | Description                                                                  |  |  |
|------------|-----------------|------------------------------------------------------------------------------|--|--|
| 1          | V <sub>DD</sub> | Nominal +3 V supply connection.                                              |  |  |
| 2          | CTRL            | CMOS or TTL logic level:<br>High = RFCommon to RF1 signal path               |  |  |
|            |                 | Low = RFCommon to RF2 signal path                                            |  |  |
| 3          | GND             | Ground connection. Traces should be physically short and connected to ground |  |  |
| 4          | RF Common       | Common RF port for switch. <sup>1</sup>                                      |  |  |
| 5          | RF2             | RF2 port. <sup>1</sup>                                                       |  |  |
| 6          | GND             | Ground Connection. Traces should be physically short and connected to ground |  |  |
| 7          | GND             | Ground Connection. Traces should be physically short and connected to ground |  |  |
| 8          | RF1             | RF1 port. <sup>1</sup>                                                       |  |  |

Note 1: All RF pins must be DC blocked with an external series capacitor or held at 0  $V_{\text{DC}}.$ 

| Table 3. | Absolute | Maximum | Ratings |
|----------|----------|---------|---------|
|----------|----------|---------|---------|

| Symbol            | Parameter/<br>Conditions                            | Min  | Max                      | Units |
|-------------------|-----------------------------------------------------|------|--------------------------|-------|
| V <sub>DD</sub>   | Power supply voltage                                | -0.3 | 4.0                      | V     |
| Vı                | Voltage on any input ex-<br>cept for the CTRL input | -0.3 | V <sub>DD</sub> +<br>0.3 | V     |
| V <sub>CTRL</sub> | Voltage on CTRL input                               |      | 5.0                      | V     |
| T <sub>st</sub>   | Storage temperature range                           | -65  | 150                      | °C    |
| T <sub>OP</sub>   | Operating temperature range                         | -40  | 85                       | °C    |
| P <sub>№</sub>    | Input power (50Ω)                                   |      | 33                       | dBm   |
| $V_{ESD}$         | ESD voltage (Human<br>Body Model)                   |      | 200                      | V     |

#### **Table 4. DC Electrical Specifications**

| Parameter                                                            | Min                             | Тур | Max                             | Units |
|----------------------------------------------------------------------|---------------------------------|-----|---------------------------------|-------|
| V <sub>DD</sub> Power Supply<br>Voltage                              | 2.7                             | 3.0 | 3.3                             | V     |
| $I_{DD}$ Power Supply Current<br>( $V_{DD} = 3V$ , $V_{CNTL} = 3V$ ) |                                 | 29  | 35                              | μA    |
| Control Voltage High                                                 | $0.7 \mathrm{xV}_{\mathrm{DD}}$ |     |                                 | V     |
| Control Voltage Low                                                  |                                 |     | $0.3 \mathrm{xV}_{\mathrm{DD}}$ | V     |

#### Table 5. Truth Table

| Control Voltage         | Signal Path     |  |
|-------------------------|-----------------|--|
| CTRL = CMOS or TTL High | RFCommon to RF1 |  |
| CTRL = CMOS or TTL Low  | RFCommon to RF2 |  |

The control logic input pin (CTRL) is typically driven by a 3-volt CMOS logic level signal, and has a threshold of 50% of  $V_{DD}$ . For flexibility to support systems that have 5-volt control logic drivers, the control logic input has been designed to handle a 5-volt logic HIGH signal. (A minimal current will be sourced out of the  $V_{DD}$  pin when the control logic input voltage level exceeds  $V_{DD}$ .)

#### Latch-Up Avoidance

Unlike conventional CMOS devices, UltraCMOS<sup>™</sup> devices are immune to latch-up.

#### **Electrostatic Discharge (ESD) Precautions**

When handling this UltraCMOS<sup>™</sup> device, observe the same precautions that you would use with other ESD-sensitive devices. Although this device contains circuitry to protect it from damage due to ESD, precautions should be taken to avoid exceeding the rating specified in Table 3.

©2005 Peregrine Semiconductor Corp. All rights reserved.



## Typical Performance Data @ -40 °C to 85 °C (Unless Otherwise Noted)



Figure 4. Insertion Loss – RFC to RF1

Figure 5. Input 1dB Compression Point



## Typical Performance Data @ -40 °C to 85 °C (Unless Otherwise Noted)

## Figure 8. Isolation – RFC to RF2



Figure 9. Isolation – RF1 to RF2, RF2 to RF1



## **Evaluation Kit**

The SPDT Switch Evaluation Kit board was designed to ease customer evaluation of the PE4231 SPDT switch. The RF common port is connected through a 75  $\Omega$  transmission line to the top left BNC connector, J1. Port 1 and Port 2 are connected through 75  $\Omega$  transmission lines to the top two BNC connectors on the right side of the board, J2 and J3. A through transmission line connects BNC connectors J4 and J5. This transmission line can be used to estimate the loss of the PCB over the environmental conditions being evaluated.

The board is constructed of a two metal layer FR4 material with a total thickness of 0.031". The bottom layer provides ground for the RF transmission lines. The transmission lines were designed using a coplanar waveguide with ground plane model using a trace width of 0.021", trace gaps of 0.030", dielectric thickness of 0.028", metal thickness of 0.0014" and  $\varepsilon_r$  of 4.4.

J6 provides a means for controlling DC and digital inputs to the device. Starting from the lower left pin, the second pin to the right (J6-3) is connected to the device CNTL input. The fourth pin to the right (J6-7) is connected to the device VDD input. A decoupling capacitor (100 pF) is provided on both CNTL and VDD traces. It is the responsibility of the customer to determine proper supply decoupling for their design application. Removing these components from the evaluation board has not been shown to degrade RF performance.

#### Figure 8. Evaluation Board Layouts





#### Figure 9. Evaluation Board Schematic



Document No. 70-0097-01 | www.psemi.com



#### Figure 14. Package Drawing

8-lead MSOP



### Table 6. Ordering Information

| Order Code | Part Marking | Description          | Package           | Shipping Method  |
|------------|--------------|----------------------|-------------------|------------------|
| 4231-01    | 4231         | PE4231-08MSOP-50A    | 8-lead MSOP       | 50 units / Tube  |
| 4231-02    | 4231         | PE4231-08MSOP-2000C  | 8-lead MSOP       | 2000 units / T&R |
| 4231-00    | PE4231-EK    | PE4231-08MSOP-EK     | Evaluation Kit    | 1 / Box          |
| 4231-51    | 4231         | PE4231G-08MSOP-50A   | Green 8-lead MSOP | 50 units / Tube  |
| 4231-52    | 4231         | PE4231G-08MSOP-2000C | Green 8-lead MSOP | 2000 units / T&R |

©2005 Peregrine Semiconductor Corp. All rights reserved.

Document No. 70-0097-01 | UltraCMOS™ RFIC Solutions



## Sales Offices

#### **United States**

Fax 1-858-731-9499

Peregrine Semiconductor Corp. 9450 Carroll Park Drive San Diego, CA 92121 Tel 1-858-731-9400

#### Europe

#### Peregrine Semiconductor Europe

Bâtiment Maine 13-15 rue des Quatre Vents F- 92380 Garches, France Tel: 011- 33-1-47-41-91-73 Fax : 011-33-1-47-41-91-73

#### Japan

#### Peregrine Semiconductor K.K.

5A-5, 5F Imperial Tower 1-1-1 Uchisaiwaicho, Chiyoda-ku Tokyo 100-0011 Japan Tel: 011-81-3-3502-5211 Fax: 011-81-3-3502-5213

#### China

#### **Peregrine Semiconductor**

28G, Times Square, No. 500 Zhangyang Road, Shanghai, 200122, P.R. China Tel: 011-86-21-5836-8276 Fax: 011-86-21-5836-7652

For a list of representatives in your area, please refer to our Web site at: www.psemi.com

## **Data Sheet Identification**

#### Advance Information

The product is in a formative or design stage. The data sheet contains design target specifications for product development. Specifications and features may change in any manner without notice.

#### **Preliminary Specification**

The data sheet contains preliminary data. Additional data may be added at a later date. Peregrine reserves the right to change specifications at any time without notice in order to supply the best possible product.

#### **Product Specification**

The data sheet contains final data. In the event Peregrine decides to change the specifications, Peregrine will notify customers of the intended changes by issuing a DCN (Document Change Notice).

The information in this data sheet is believed to be reliable. However, Peregrine assumes no liability for the use of this information. Use shall be entirely at the user's own risk.

No patent rights or licenses to any circuits described in this data sheet are implied or granted to any third party.

Peregrine's products are not designed or intended for use in devices or systems intended for surgical implant, or in other applications intended to support or sustain life, or in any application in which the failure of the Peregrine product could create a situation in which personal injury or death might occur. Peregrine assumes no liability for damages, including consequential or incidental damages, arising out of the use of its products in such applications.

The Peregrine name, logo, and UTSi are registered trademarks and UltraCMOS is a trademark of Peregrine Semiconductor Corp.