

# 4M X 16 Bit X 4 Banks Synchronous DRAM

# **Document Title**

4M X 16 Bit X 4 Banks Synchronous DRAM

# **Revision History**

Rev. No. History **Issue Date Remark** 0.0

Initial issue September, 2004



# 4M X 16 Bit X 4 Banks Synchronous DRAM

#### **Features**

- JEDEC standard 3.3V power supply
- LVTTL compatible with multiplexed address
- Four banks / Pulse RAS
- MRS cycle with address key programs
  - CAS Latency (2,3)
  - Burst Length (1,2,4,8 & full page)
  - Burst Type (Sequential & Interleave)
- All inputs are sampled at the positive going edge of the system clock
- Clock Frequency: 143MHz @ CL=3, 133Mhz @ CL=2
- Burst Read Single-bit Write operation
- DQM for masking
- Auto & self refresh
- 64ms refresh period (8K cycle)
- 54 Pin TSOP (II)

### **General Description**

The A43L4616 is 268,435,456 bits synchronous high data rate Dynamic RAM organized as 4 X 4,194,304 words by 16 bits, fabricated with AMIC's high performance CMOS technology. Synchronous design allows precise cycle control with the use of system clock. I/O transactions are

possible on every clock cycle. Range of operating frequencies, programmable latencies allows the same device to be useful for a variety of high bandwidth, high performance memory system applications.

### **Pin Configuration**

■ TSOP (II)





## **Block Diagram**





# **Pin Descriptions**

| Symbol      | Name                        | Description                                                                                        |  |  |  |  |  |
|-------------|-----------------------------|----------------------------------------------------------------------------------------------------|--|--|--|--|--|
| CLK         | System Clock                | Active on the positive going edge to sample all inputs.                                            |  |  |  |  |  |
| cs          | Chip Select                 | Disables or Enables device operation by masking or enabling all inputs except CLK, CKE and L(U)DQM |  |  |  |  |  |
|             |                             | Masks system clock to freeze operation from the next clock cycle.                                  |  |  |  |  |  |
| CKE         | Clock Enable                | CKE should be enabled at least one clock + tss prior to new command.                               |  |  |  |  |  |
|             |                             | Disable input buffers for power down in standby.                                                   |  |  |  |  |  |
| A0~A12      | Address                     | Row / Column addresses are multiplexed on the same pins.                                           |  |  |  |  |  |
| A0~A12      | Address                     | Row address : RA0~RA12, Column address: CA0~CA8                                                    |  |  |  |  |  |
| BS0, BS1    | Bank Select Address         | Selects bank to be activated during row address latch time.                                        |  |  |  |  |  |
| D30, D31    | Darik Select Address        | Selects band for read/write during column address latch time.                                      |  |  |  |  |  |
| <del></del> | Row Address Strobe          | Latches row addresses on the positive going edge of the CLK with RAS low.                          |  |  |  |  |  |
| RAS         | Now Address Strobe          | Enables row access & precharge.                                                                    |  |  |  |  |  |
|             | Column Address              | Latches column addresses on the positive going edge of the CLK with CAS low.                       |  |  |  |  |  |
| CAS         | Strobe                      | Enables column access.                                                                             |  |  |  |  |  |
| WE          | Write Enable                | Enables write operation and Row precharge.                                                         |  |  |  |  |  |
| L (LI)DOM   | Data Input/Output           | Makes data output Hi-Z, t SHZ after the clock and masks the output.                                |  |  |  |  |  |
| L(U)DQM     | Mask                        | Blocks data input when L(U)DQM active.                                                             |  |  |  |  |  |
| DQ0-15      | Data Input/Output           | Data inputs/outputs are multiplexed on the same pins.                                              |  |  |  |  |  |
| VDD/VSS     | Power Supply/Ground         | Power Supply: +3.3V±0.3V/Ground                                                                    |  |  |  |  |  |
| VDDQ/VSSQ   | Data Output<br>Power/Ground | Provide isolated Power/Ground to DQs for improved noise immunity.                                  |  |  |  |  |  |
| NC/RFU      | No Connection               |                                                                                                    |  |  |  |  |  |



### **Absolute Maximum Ratings\***

| Voltage on any pin relative to VSS (Vin, Vout)    |
|---------------------------------------------------|
|                                                   |
| Voltage on VDD supply relative to VSS (VDD, VDDQ) |
| 1.0V to +4.6V                                     |
| Storage Temperature (Tstg)55°C to +150°C          |
| Soldering Temperature X Time (Tsloder)            |
| 260°C X 10sec                                     |
| Power Dissipation (Pb)                            |
| Short Circuit Current (los) 50mA                  |

#### \*Comments

Permanent device damage may occur if "Absolute Maximum Ratings" are exceeded.

Functional operation should be restricted to recommended operating condition.

Exposure to higher than recommended voltage for extended periods of time could affect device reliability.

## Capacitance (TA=25°C, f=1MHz)

| Parameter                     | Symbol | Condition                                                                                                           | Min | Тур | Max | Unit |
|-------------------------------|--------|---------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Input Capacitance             | CI1    | A0 to A12, BS0, BS1                                                                                                 | 2.5 |     | 3.8 | pF   |
|                               | CI2    | CLK, CKE, $\overline{\text{CS}}$ , $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ , $\overline{\text{WE}}$ , DQM | 2.5 |     | 3.8 | pF   |
| Data Input/Output Capacitance | CI/O   | DQ0 to DQ15                                                                                                         | 4   |     | 6.5 | pF   |

### **DC Electrical Characteristics**

Recommend operating conditions (Voltage referenced to VSS = 0V,  $T_A = 0^{\circ}C$  to +70°C)

| Parameter                | Symbol            | Min  | Тур | Max     | Unit | Note       |  |  |  |
|--------------------------|-------------------|------|-----|---------|------|------------|--|--|--|
| Supply Voltage           | VDD,VDDQ          | 3.0  | 3.3 | 3.6     | V    |            |  |  |  |
| Input High Voltage       | Viн               | 2.0  | 3.0 | VDD+0.3 | V    |            |  |  |  |
| Input Low Voltage        | VIL               | -0.3 | 0   | 0.8     | V    | Note 1     |  |  |  |
| Output High Voltage      | Vон               | 2.4  | -   | -       | V    | loн = -2mA |  |  |  |
| Output Low Voltage       | Vol               | -    | -   | 0.4     | V    | loL = 2mA  |  |  |  |
| Input Leakage Current    | lıL               | -5   | -   | 5       | μΑ   | Note 2     |  |  |  |
| Output Leakage Current   | loL               | -5   | -   | 5       | μΑ   | Note 3     |  |  |  |
| Output Loading Condition | tion See Figure 1 |      |     |         |      |            |  |  |  |

**Note:** 1. VIL (min) = -1.5V AC (pulse width  $\leq$  5ns).

- 2. Any input  $0V \le VIN \le VDD + 0.3V$ , all other pins are not under test = 0V
- 3. Dout is disabled,  $0V \le Vout \le VDD$



## **Decoupling Capacitance Guide Line**

Recommended decoupling capacitance added to power line at board.

| Parameter                                    | Symbol | Value      | Unit |
|----------------------------------------------|--------|------------|------|
| Decoupling Capacitance between VDD and VSS   | CDC1   | 0.1 + 0.01 | μF   |
| Decoupling Capacitance between VDDQ and VSSQ | CDC2   | 0.1 + 0.01 | μF   |

Note: 1. VDD and VDDQ pins are separated each other.

All VDD pins are connected in chip. All VDDQ pins are connected in chip.

2. VSS and VSSQ pins are separated each other

All VSS pins are connected in chip. All VSSQ pins are connected in chip.

### **DC Electrical Characteristics**

(Recommended operating condition unless otherwise noted, Ta = 0 to 70°C)

| Symbol  | Parameter                                                                                                            | Test Conditions                                                                                              | Speed | - Unit | Notes |
|---------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-------|--------|-------|
| Symbol  | Farameter                                                                                                            | rest Conditions                                                                                              | -7    |        | Notes |
| lcc1    | Operating Current<br>(One Bank Active)                                                                               | Burst Length = 1<br>$trc \ge trc(min)$ , $tcc \ge tcc(min)$ , $lol = 0mA$                                    | 80    | mA     | 1     |
| Icc2 P  | Precharge Standby Current                                                                                            | CKE ≤ VIL(max), tcc = 15ns                                                                                   | 2     | mA     |       |
| Icc2 PS | in power-down mode                                                                                                   | CKL $\leq$ VIL(max), tcc = $\infty$                                                                          | 1     | ША     |       |
| Icc2N   | Precharge Standby Current  CKE ≥ Viн(min), CS ≥ Viн(min), tcc = 15ns  Input signals are changed one time during 30ns |                                                                                                              | 40    | mA     |       |
| lcc2NS  | in non power-down mode                                                                                               | CKE $\geq$ V <sub>I</sub> H(min), CLK $\leq$ V <sub>I</sub> L(max), tcc = $\infty$ Input signals are stable. |       | ,      |       |
| ІссзN   | Active Standby current in non power-down mode (One Bank Active)                                                      | СКЕ ≥ Vін(min), CS ≥ Vін(min), tcc = 15ns Input signals are changed one time during 30ns                     | 60    | mA     |       |
| lcc4    | Operating Current<br>(Burst Mode)                                                                                    | loL = 0mA, Page Burst<br>All bank Activated, tccp = tccp (min)                                               | 100   | mA     | 1     |
| lcc5    | Refresh Current                                                                                                      | trc ≥ trc (min)                                                                                              | 170   | mA     | 2     |
| lcc6    | Self Refresh Current                                                                                                 | CKE ≤ 0.2V                                                                                                   | 3     | mA     |       |

Note: 1. Measured with outputs open. Addresses are changed only one time during tcc(min).

2. Refresh period is 64ms. Addresses are changed only one time during tcc(min).



### **AC Operating Test Conditions**

 $(VDD = 3.3V \pm 0.3V, T_A = 0^{\circ}C \text{ to } +70^{\circ}C)$ 

| Parameter                                 | Value               |
|-------------------------------------------|---------------------|
| AC input levels                           | VIH/VIL = 2.4V/0.4V |
| Input timing measurement reference level  | 1.4V                |
| Input rise and all time (See note3)       | tr/tf = 1ns/1ns     |
| Output timing measurement reference level | 1.4V                |
| Output load condition                     | See Fig.2           |



(Fig. 1) DC Output Load Circuit



(Fig. 2) AC Output Load Circuit

### **AC Characteristics**

(AC operating conditions unless otherwise noted)

| Symbol   | Parameter                 | CAS Latency  | -1  | 7    | Unit  | Note |  |
|----------|---------------------------|--------------|-----|------|-------|------|--|
| Cyllibol | i didiletei               | OAO Latericy | Min | Max  | Oilit |      |  |
| tcc      | CLK cycle time            | 3            | 7   | 1000 | ns    | 1    |  |
|          |                           | 2            | 7.5 |      |       |      |  |
| tsac     | CLK to valid Output delay |              | -   | 5.4  | ns    | 1,2  |  |
| toн      | Output data hold time     |              | 3   | -    | ns    | 2    |  |
| tсн      | CLK high pulse width      |              | 2.5 | -    | ns    | 3    |  |
| tcL      | CLK low pulse width       | 2,3          | 2.5 | -    | ns    | 3    |  |
| tss      | Input setup time          |              | 1.5 | -    | ns    | 3    |  |
| tsн      | Input hold time           |              | 1   | -    | ns    | 3    |  |
| tsLz     | CLK to output in Low-Z    |              | 1   | -    | ns    | 2    |  |
| tsнz     | CLK to output In Hi-Z     |              | -   | 6    | ns    |      |  |

\*All AC parameters are measured from half to half.

Note: 1. Parameters depend on programmed CAS latency.

- 2. If clock rising time is longer than 1ns, (tr/2-0.5)ns should be added to the parameter.
- 3. Assumed input rise and fall time (tr & tf) = 1ns.

If tr & tf is longer than 1ns, transient time compensation should be considered,

i.e., [(tr + tf)/2-1]ns should be added to the parameter.



## **Operating AC Parameter**

(AC operating conditions unless otherwise noted)

| Symbol    | Parameter                           | CAS Latency  | Version | Unit  | Note |
|-----------|-------------------------------------|--------------|---------|-------|------|
| Symbol    | Faranneter                          | CAS Laterity | -7      | Offic | Note |
| tRRD(min) | Row active to row active delay      |              | 15      | ns    | 1    |
| tRCD(min) | RAS to CAS delay                    |              | 15      | ns    | 1    |
| tRP(min)  | Row precharge time                  |              | 20      | ns    | 1    |
| tRAS(min) | Row active time                     |              | 40      | ns    | 1    |
| tRAS(max) | Now active time                     | 2,3          | 100     | μS    |      |
| tRC(min)  | Row cycle time                      | 2,0          | 60      | ns    | 1    |
| tCDL(min) | Last data in new col. Address delay |              | 7       | ns    | 2    |
| tRDL(min) | Last data in row precharge          |              | 14      | ns    | 2    |
| tBDL(min) | Last data in to burst stop          |              | 7       | ns    | 2    |
| tccD(min) | Col. Address to col. Address delay  |              | 7       | ns    |      |

**Note:** 1. The minimum number of clock cycles is determined by dividing the minimum time required with clock cycle time and then rounding off to the next higher integer.

<sup>2.</sup> Minimum delay is required to complete write.



### **Simplified Truth Table**

|                                 | CKEn-1                    | CKEn                       | CS    | RAS | CAS    | WE     | DQM    | BS0<br>BS1 | A10<br>/AP      | A9~A0,<br>A11,A12 | Notes    |        |     |
|---------------------------------|---------------------------|----------------------------|-------|-----|--------|--------|--------|------------|-----------------|-------------------|----------|--------|-----|
| Register                        | Mode Registe              | r Set                      | Н     | х   | L      | L      | L      | L          | х               |                   | OP C     | ODE    | 1,2 |
| Refresh                         | Auto Refresh              |                            | Н     | Н   |        |        |        |            |                 |                   |          |        | 3   |
|                                 | Self                      | f Entry                    |       | L   | L      | L      | L      | Н          | Х               |                   | ×        | 3      |     |
|                                 | Refresh                   |                            | _     |     | L      | Н      | Н      | Н          |                 |                   |          | _      | 3   |
|                                 | TCHCSH                    | Exit                       | L     | Н   | Н      | Х      | Х      | Х          | Х               |                   | X        | (      | 3   |
| Bank Active &                   | Row Addr.                 |                            | Н     | Х   | L      | L      | Н      | Н          | H X V Row Addr. |                   | 4        |        |     |
| Read &                          | Auto Precharg             | e Disable                  |       |     |        |        |        |            |                 |                   | L        | Column | 4   |
| Column Addr.                    | Auto Precharg             | Н                          | Х     | L   | Н      | L      | Н      | Х          | V               | Н                 | Addr.    | 4,5    |     |
| Write &                         | Write & Auto Precharge Di |                            | Н     |     |        |        |        |            |                 |                   | L        | Column | 4   |
| Column Addr.                    | Auto Precharg             | echarge Enable             |       | Х   | Ш      | Н      | L      | . L        | Х               | <b>V</b>          | Н        | Addr.  | 4,5 |
| Burst Stop                      |                           |                            | Н     | Χ   | L      | Н      | Н      | L          | Χ               | X                 |          |        |     |
| Precharge                       | Bank Selectio             | Bank Selection  Both Banks |       | Х   |        |        |        | ١.         | L X             | V                 | L        |        |     |
|                                 | Both Banks                |                            |       |     | L      | L      | Н      | L          |                 | Χ                 | Н        | Х      |     |
| 011-0                           | -1                        | Entry                      | Н     | L   | L      | Н      | Н      | Н          | X               |                   |          |        |     |
| Clock Suspend<br>Active Power I |                           | -                          | ''    | _   | Н      | Χ      | Х      | Х          | ^               |                   | >        | (      |     |
|                                 |                           | Exit                       | L     | Н   | Χ      | Х      | Х      | Х          | Х               |                   |          |        |     |
|                                 |                           | Entry                      | Н     | L   | L      | Н      | Н      | Н          | X               |                   |          |        |     |
| Precharge Pov                   | wer Down Mod              |                            | • • • | _   | Н      | X      | Х      | Х          |                 |                   | >        | (      |     |
|                                 |                           | Exit                       | L     | Н   | L      | V      | V      | V          | X               |                   | ,        | -      |     |
|                                 |                           |                            |       | Н   | Χ      | Χ      | Χ      |            |                 |                   |          |        |     |
| DQM                             |                           |                            | Н     |     |        | X      | I      | 1          | V               |                   | <u> </u> | (      | 6   |
| No Operation                    | Command                   |                            | Н     | Х   | L<br>H | H<br>X | H<br>X | H<br>X     | Х               |                   | >        | (      |     |

(V = Valid, X = Don't Care, H = Logic High, L = Logic Low)

Note: 1. OP Code: Operand Code

A0~A12, BS0, BS1: Program keys. (@MRS)

- 2. MRS can be issued only when all banks are at precharge state. A new command can be issued after 2 clock cycle of MRS.
- 3. Auto refresh functions as same as CBR refresh of DRAM.

The automatical precharge without Row precharge command is meant by "Auto".

Auto/Self refresh can be issued only when all banks are at precharge state.

- 4. BS0, BS1: Bank select address.
  - If both BS1 and BS0 are "Low" at read, write, row active and precharge, bank A is selected.
  - If both BS1 is "Low" and BS0 is "High" at read, write, row active and precharge, bank B is selected.
  - If both BS1 is "High" and BS0 is "Low" at read, write, row active and precharge, bank C is selected.
  - If both BS1 and BS0 are "High" at read, write, row active and precharge, bank D is selected.
- If A10/AP is "High" at row precharge, BS1 and BS0 is ignored and all banks are selected.

  5. During burst read or write with auto precharge, new read/write command cannot be issued.
- Another bank read/write command can be issued at every burst length.
- 6. DQM sampled at positive going edge of a CLK masks the data-in at the very CLK (Write DQM latency is 0) but masks the data-out Hi-Z state after 2 CLK cycles. (Read DQM latency is 2)



### **Mode Register Filed Table to Program Modes**

Register Programmed with MRS

| Address  | BS0, BS1 | A12, A11,<br>A10 | А9    | A8 | A7   | A6 | A5          | A4 | А3 | A2 | A1       | Α0   |
|----------|----------|------------------|-------|----|------|----|-------------|----|----|----|----------|------|
| Function | RFU      | RFU              | W.B.L | Т  | TM ( |    | CAS Latency |    | ВТ | В  | urst Ler | ngth |

(Note 1) (Note 2)

|    |      | Test Mode         | CAS Latency Burst |    |    | urst Type | Burst Length |            |    | 1          |    |           |          |
|----|------|-------------------|-------------------|----|----|-----------|--------------|------------|----|------------|----|-----------|----------|
| A8 | A7   | Туре              | A6                | A5 | A4 | Latency   | А3           | Туре       | A2 | <b>A</b> 1 | A0 | BT=0      | BT=1     |
| 0  | 0    | Mode Register Set | 0                 | 0  | 0  | Reserved  | 0            | Sequential | 0  | 0          | 0  | 1         | 1        |
| 0  | 1    | Vendor            | 0                 | 0  | 1  | -         | 1            | Interleave | 0  | 0          | 1  | 2         | 2        |
| 1  | 0    | Use               | 0                 | 1  | 0  | 2         |              |            | 0  | 1          | 0  | 4         | 4        |
| 1  | 1    | Only              | 0                 | 1  | 1  | 3         |              |            | 0  | 1          | 1  | 8         | 8        |
|    | Writ | e Burst Length    | 1                 | 0  | 0  | Reserved  |              |            | 1  | 0          | 0  | Reserved  | Reserved |
| А9 |      | Length            | 1                 | 0  | 1  | Reserved  |              |            | 1  | 0          | 1  | Reserved  | Reserved |
| 0  |      | Burst             | 1                 | 1  | 0  | Reserved  |              |            | 1  | 1          | 0  | Reserved  | Reserved |
| 1  |      | Single Bit        | 1                 | 1  | 1  | Reserved  |              |            | 1  | 1          | 1  | 256(Full) | Reserved |

### **Power Up Sequence**

- 1. Apply power and start clock, Attempt to maintain CKE = "H", DQM = "H" and the other pins are NOP condition at inputs.
- 2. Maintain stable power, stable clock and NOP input condition for a minimum of  $200\mu s$ .
- 3. Issue precharge commands for all banks of the devices.
- 4. Issue 2 or more auto-refresh commands.
- 5. Issue a mode register set command to initialize the mode register.
- cf.) Sequence of 4 & 5 may be changed.

The device is now ready for normal operation.

Note: 1. RFU(Reserved for Future Use) should stay "0" during MRS cycle.

2. If A9 is high during MRS cycle, "Burst Read Single Bit Write" function will be enabled.



# **Burst Sequence (Burst Length = 4)**

| Initial a | address |   | Co   | ontial |   | Interleave |   |   |   |  |
|-----------|---------|---|------|--------|---|------------|---|---|---|--|
| A1        | A0      |   | Sequ | ential |   |            |   |   |   |  |
| 0         | 0       | 0 | 1    | 2      | 3 | 0          | 1 | 2 | 3 |  |
| 0         | 1       | 1 | 2    | 3      | 0 | 1          | 0 | 3 | 2 |  |
| 1         | 0       | 2 | 3    | 0      | 1 | 2          | 3 | 0 | 1 |  |
| 1         | 1       | 3 | 0    | 1      | 2 | 3          | 2 | 1 | 0 |  |

# **Burst Sequence (Burst Length = 8)**

| Initi | al add     | ress |   |            |   | 0 | (!-! |   |   |   | Interlegyo |   |            |   |   |   |   |   |
|-------|------------|------|---|------------|---|---|------|---|---|---|------------|---|------------|---|---|---|---|---|
| A2    | <b>A</b> 1 | Α0   |   | Sequential |   |   |      |   |   |   |            |   | Interleave |   |   |   |   |   |
| 0     | 0          | 0    | 0 | 1          | 2 | 3 | 4    | 5 | 6 | 7 | 0          | 1 | 2          | 3 | 4 | 5 | 6 | 7 |
| 0     | 0          | 1    | 1 | 2          | 3 | 4 | 5    | 6 | 7 | 0 | 1          | 0 | 3          | 2 | 5 | 4 | 7 | 6 |
| 0     | 1          | 0    | 2 | 3          | 4 | 5 | 6    | 7 | 0 | 1 | 2          | 3 | 0          | 1 | 6 | 7 | 4 | 5 |
| 0     | 1          | 1    | 3 | 4          | 5 | 6 | 7    | 0 | 1 | 2 | 3          | 2 | 1          | 0 | 7 | 6 | 5 | 4 |
| 1     | 0          | 0    | 4 | 5          | 6 | 7 | 0    | 1 | 2 | 3 | 4          | 5 | 6          | 7 | 0 | 1 | 2 | 3 |
| 1     | 0          | 1    | 5 | 6          | 7 | 0 | 1    | 2 | 3 | 4 | 5          | 4 | 7          | 6 | 1 | 0 | 3 | 2 |
| 1     | 1          | 0    | 6 | 7          | 0 | 1 | 2    | 3 | 4 | 5 | 6          | 7 | 4          | 5 | 2 | 3 | 0 | 1 |
| 1     | 1          | 1    | 7 | 0          | 1 | 2 | 3    | 4 | 5 | 6 | 7          | 6 | 5          | 4 | 3 | 2 | 1 | 0 |



#### **Device Operations**

#### Clock (CLK)

The clock input is used as the reference for all SDRAM operations. All operations are synchronized to the positive going edge of the clock. The clock transitions must be monotonic between VIL and VIH. During operation with CKE high all inputs are assumed to be in valid state (low or high) for the duration of set up and hold time around positive edge of the clock for proper functionality and ICC specifications.

#### **Clock Enable (CKE)**

The clock enable (CKE) gates the clock onto SDRAM. If CKE goes low synchronously with clock (set-up and hold time same as other inputs), the internal clock is suspended from the next clock cycle and the state of output and burst address is frozen as long as the CKE remains low. All other inputs are ignored from the next clock cycle after CKE goes low. When all banks are in the idle state and CKE goes low synchronously with clock, the SDRAM enters the power down mode from the next clock cycle. The SDRAM remains in the power down mode ignoring the other inputs as long as CKE remains low. The power down exit is synchronous as the internal clock is suspended. When CKE goes high at least "tSS + 1 CLOCK" before the high going edge of the clock, then the SDRAM becomes active from the same clock edge accepting all the input commands.

#### Bank Select (BS0, BS1)

This SDRAM is organized as 4 independent banks of 4,194,304 words X 16 bits memory arrays. The BS0, BS1 inputs is latched at the time of assertion of  $\overline{RAS}$  and  $\overline{CAS}$  to select the bank to be used for the operation. The bank select BS0, BS1 is latched at bank activate, read, write mode register set and precharge operations.

#### Address Input (A0 ~ A12)

The 22 address bits required to decode the 4,194,304 word locations are multiplexed into 12 address input pins (A0~A12). The 13 bit row address is latched along with  $\overline{\text{RAS}}$ , BS0 and BS1 during bank activate command. The 9 bit column address is latched along with  $\overline{\text{CAS}}$ ,  $\overline{\text{WE}}$ , BS0 and BS1during read or write command.

#### **NOP and Device Deselect**

When RAS, CAS and WE are high, the SDRAM performs no operation (NOP). NOP does not initiate any new operation, but is needed to complete operations which require more than single clock like bank activate, burst read, auto refresh, etc. The device deselect is also a NOP and is entered by asserting CS high. CS high disables the

command decoder so that  $\overline{RAS}$ ,  $\overline{CAS}$  and  $\overline{WE}$ , and all the address inputs are ignored.

#### Power-Up

The following sequence is recommended for POWER UP

- Power must be applied to either CKE and DQM inputs to pull them high and other pins are NOP condition at the inputs before or along with VDD (and VDDQ) supply.
   The clock signal must also be asserted at the same time.
- After VDD reaches the desired voltage, a minimum pause of 200 microseconds is required with inputs in NOP
- condition.
- 3. Both banks must be precharged now.
- 4. Perform a minimum of 2 Auto refresh cycles to stabilize the internal circuitry.
- Perform a MODE REGISTER SET cycle to program the CAS latency, burst length and burst type as the default value of mode register is undefined.

At the end of one clock cycle from the mode register set cycle, the device is ready for operation.

When the above sequence is used for Power-up, all the out-puts will be in high impedance state. The high impedance of outputs is not guaranteed in any other power-up sequence.

cf.) Sequence of 4 & 5 may be changed.

#### **Mode Register Set (MRS)**

The mode register stores the data for controlling the various operation modes of SDRAM. It programs the CAS latency, addressing mode, burst length, test mode and various vendor specific options to make SDRAM useful for variety of different applications. The default value of the mode register is not defined, therefore the mode register must be written after power up to operate the SDRAM. The mode register is written by asserting low on  $\overline{\text{CS}}$  ,  $\overline{\text{RAS}}$  ,  $\overline{\text{CAS}}$  , WE (The SDRAM should be in active mode with CKE already high prior to writing the mode register). The state of address pins A0~A11, BS0 and BS1 in the same CS, RAS, CAS, WE going low is the data written in the mode register. One clock cycle is required to complete the write in the mode register. The mode register contents can be changed using the same command and clock cycle requirements during operation as long as all banks are in the idle state. The mode register is divided into various fields depending on functionality. The burst length field uses A0~A2, burst type uses A3, addressing mode uses A4~A6, A7~A8, A11,A12, BS0 and BS1 are used for vendor specific options or test mode. And the write burst length is programmed using A9. A7~A8, A11,A12, BS0 and BS1 must be set to low for normal SDRAM operation.

Refer to table for specific codes for various burst length, addressing modes and CAS latencies.



#### **Device Operations (continued)**

#### **Bank Activate**

The bank activate command is used to select a random row in an idle bank. By asserting low on RAS and CS with desired row and bank addresses, a row access is initiated. The read or write operation can occur after a time delay of trcp(min) from the time of bank activation, trcp(min) is an internal timing parameter of SDRAM, therefore it is dependent on operating clock frequency. The minimum number of clock cycles required between bank activate and read or write command should be calculated by dividing tRCD(min) with cycle time of the clock and then rounding off the result to the next higher integer. The SDRAM has 4 internal banks on the same chip and shares part of the internal circuitry to reduce chip area, therefore it restricts the activation of all banks simultaneously. Also the noise generated during sensing of each bank of SDRAM is high requiring some time for power supplies to recover before the other bank can be sensed reliably. trrp(min) specifies the minimum time required between activating different banks. The number of clock cycles required between different bank activation must be calculated similar to tRCD specification. The minimum time required for the bank to be active to initiate sensing and restoring the complete row of dynamic cells is determined by tras(min) specification before a precharge command to that active bank can be asserted. The maximum time any bank can be in the active state is determined by tras(max). The number of cycles for both tras(min) and tras(max) can be calculated similar to trcd specification.

#### **Burst Read**

The burst read command is used to access burst of data on consecutive clock cycles from an active row in an active bank. The burst read command is issued by asserting low on CS and CAS with WE being high on the positive edge of the clock. The bank must be active for at least trcp(min) before the burst read command is issued. The first output appears CAS latency number of clock cycles after the issue of burst read command. The burst length, burst sequence and latency from the burst read command is determined by the mode register which is already programmed. The burst read can be initiated on any column address of the active row. The address wraps around if the initial address does not start from a boundary such that number of outputs from each I/O are equal to the burst length programmed in the mode register. The output goes into high-impedance at the end of the burst, unless a new burst read was initiated to keep the data output gapless. The burst read can be terminated by issuing another burst read or burst write in the same bank or the other active bank or a precharge command to the same bank. The burst stop command is valid at every page burst length.

#### **Burst Write**

The burst write command is similar to burst read command, and is used to write data into the SDRAM consecutive clock cycles in adjacent addresses depending on burst length and burst sequence. By asserting low on CS, CAS and WE with valid column address, a write burst is initiated. The data inputs are provided for the initial address in the same clock cycle as the burst write command. The input buffer is deselected at the end of the burst length, even though the internal writing may not have been completed yet. The burst write can be terminated by issuing a burst read and DQM for blocking data inputs or burst write in the same or the other active bank. The burst stop command is valid only at full page burst length where the writing continues at the end of burst and the burst is wrap around. The write burst can also be terminated by using DQM for blocking data and precharging the bank " $t_{\text{RDL}}$ " after the last data input to be written into the active row. See DQM OPERATION also.

#### **DQM Operation**

The DQM is used to mask input and output operation. It works similar to  $\overline{OE}$  during read operation and inhibits writing during write operation. The read latency is two cycles from DQM and zero cycle for write, which means DQM masking occurs two cycles later in the read cycle and occurs in the same cycle during write cycle. DQM operation is synchronous with the clock, therefore the masking occurs for a complete cycle. The DQM signal is important during burst interrupts of write with read or precharge in the SDRAM. Due to asynchronous nature of the internal write, the DQM operation is critical to avoid unwanted or incomplete writes when the complete burst write is not required.

#### **Precharge**

The precharge operation is performed on an active bank by asserting low on  $\overline{CS}$ ,  $\overline{RAS}$ ,  $\overline{WE}$  and A10/AP with valid BA of the bank to be precharged. The precharge command can be asserted anytime after tras(min) is satisfied from the bank activate command in the desired bank. "trap" is defined as the minimum time required to precharge a bank.

The minimum number of clock cycles required to complete row precharge is calculated by dividing "trp" with clock cycle time and rounding up to the next higher integer. Care should be taken to make sure that burst write is completed or DQM is used to inhibit writing before precharge command is asserted. The maximum time any bank can be active is specified by tras(max). Therefore, each bank has to be precharged within tras(max) from the bank activate command. At the end of precharge, the bank enters the idle state and is ready to be activated again.

Entry to Power Down, Auto refresh, Self refresh and Mode register Set etc, is possible only when both banks are in idle state.



### **Device Operations (continued)**

#### **Auto Precharge**

The precharge operation can also be performed by using auto precharge. The SDRAM internally generates the timing to satisfy tras(min) and "trp" for the programmed burst length and CAS latency. The auto precharge command is issued at the same time as burst read or burst write by asserting high on A10/AP. If burst read or burst write command is issued with low on A10/AP, the bank is left active until a new command is asserted. Once auto precharge command is given, no new commands are possible to that particular bank until the bank achieves idle state.

#### **Four Banks Precharge**

All banks can be precharged at the same time by using Precharge all command. Asserting low on  $\overline{CS}$ ,  $\overline{RAS}$  and  $\overline{WE}$  with high on A10/AP after both banks have satisfied tras(min) requirement, performs precharge on both banks. At the end of transfer performing precharge all, both banks are in idle state.

#### **Auto Refresh**

The storage cells of SDRAM need to be refreshed every 64ms to maintain data. An auto refresh cycle accomplishes refresh of a single row of storage cells. The internal counter increments automatically on every auto refresh cycle to refresh all the rows. An auto refresh command is issued by asserting low on  $\overline{CS}$ ,  $\overline{RAS}$  and  $\overline{CAS}$  with high on CKE and  $\overline{WE}$ . The auto refresh command can only be asserted with both banks being in idle state and the device is not in power down mode (CKE is high in the previous cycle). The time

required to complete the auto refresh operation is specified by "trc(min)". The minimum number of clock cycles required can be calculated by driving "trc" with clock cycle time and then rounding up to the next higher integer. The auto refresh command must be followed by NOP's until the auto refresh operation is completed. Both banks will be in the idle state at the end of auto refresh operation. The auto refresh is the preferred refresh mode when the SDRAM is being used for normal data transactions. The auto refresh cycle can be performed once in 15.6us or a burst of 8192 auto refresh cycles once in 64ms.

#### Self Refresh

The self refresh is another refresh mode available in the SDRAM. The self refresh is the preferred refresh mode for data retention and low power operation of SDRAM. In self refresh mode, the SDRAM disables the internal clock and all the input buffers except CKE. The refresh addressing and timing is internally generated to reduce power consumption. The self refresh mode is entered from all banks idle state by asserting low on  $\overline{\text{CS}}$  ,  $\overline{\text{RAS}}$  ,  $\overline{\text{CAS}}$  and CKE with high on  $\overline{\text{WE}}$ . Once the self refresh mode is entered, only CKE state being low matters, all the other inputs including clock are ignored to remain in the self refresh.

The self refresh is exited by restarting the external clock and then asserting high on CKE. This must be followed by NOP's for a minimum time of "trc" before the SDRAM reaches idle state to begin normal operation. If the system uses burst auto refresh during normal operation, it is recommended to used burst 8192 auto refresh cycles immediately after exiting self refresh.



## **Basic feature And Function Descriptions**

## 1. CLOCK Suspend



Note: CLK to CLK disable/enable=1 clock

### 2. DQM Operation

- \* Note: 1. DQM makes data out Hi-Z after 2 clocks which should masked by CKE "L".
  - 2. DQM masks both data-in and data-out.





### 3. CAS Interrupt (I)



Note: 1. By "Interrupt", It is possible to stop burst read/write by external command before the end of burst. By "CAS Interrupt", to stop burst read/write by CAS access; read, write and block write.

- 2. tccb: CAS to CAS delay. (=1CLK)
- 3. tcpL : Last data in to new column address delay. (= 1CLK).



## 4. CAS Interrupt (II): Read Interrupted Write & DQM



\* Note: 1. To prevent bus contention, there should be at least one gap between data in and data out.

2. To prevent bus contention, DQM should be issued which makes a least one gap between data in and data out.



## 5. Write Interrupted by Precharge & DQM



Note: 1. To inhibit invalid write, DQM should be issued.

2. This precharge command and burst write command should be of the same bank, otherwise it is not precharge interrupt but only another bank precharge of dual banks operation.

### 6. Precharge



### 7. Auto Precharge



\* Note: 1. The row active command of the precharge bank can be issued after the from this point.

The new read/write command of other active bank can be issued from this point.

At burst read/write with auto precharge, CAS interrupt of the same/another bank is illegal.



## 8. Burst Stop & Interrupted by Precharge



#### 9. MRS



Note: 1. tRDL: 1CLK

- 2. tbpL: 1CLK; Last data in to burst stop delay.
  - Read or write burst stop command is valid at every burst length.
- 3. Number of valid output data after row precharge or burst stop: 1,2 for CAS latency = 2, 3 respectively.
- 4. PRE: All banks precharge if necessary.

MRS can be issued only when all banks are in precharged state.



### 10. Clock Suspend Exit & Power Down Exit



### 11. Auto Refresh & Self Refresh



- \* Note : 1. Active power down : one or more bank active state.
  - 2. Precharge power down: both bank precharge state.
  - The auto refresh is the same as CBR refresh of conventional DRAM.
     No precharge commands are required after Auto Refresh command.
     During trc from auto refresh command, other command can not be accepted.
  - 4. Before executing auto/self refresh command, both banks must be idle state.
  - 5. MRS, Bank Active, Auto/Self Refresh, Power Down Mode Entry.
  - 6. During self refresh mode, refresh interval and refresh operation are performed internally. After self refresh entry, self refresh mode is kept while CKE is LOW. During self refresh mode, all inputs expect CKE will be don't cared, and outputs will be in Hi-Z state. During tac from self refresh exit command, any other command can not be accepted. Before/After self refresh mode, burst auto refresh cycle (8K cycles) is recommended.



# 12. About Burst Type Control

| Basic          | Sequential counting  | At MRS A3="0". See the BURST SEQUENCE TABE.(BL=4,8)                                         |  |  |  |  |  |
|----------------|----------------------|---------------------------------------------------------------------------------------------|--|--|--|--|--|
| MODE           |                      | L=1,2,4,8 and full page wrap around.                                                        |  |  |  |  |  |
|                | Interleave counting  | MRS A3=" 1". See the BURST SEQUENCE TABE.(BL=4,8)                                           |  |  |  |  |  |
|                |                      | BL=4,8 At BL=1,2 Interleave Counting = Sequential Counting                                  |  |  |  |  |  |
| Random<br>MODE | Random column Access | Every cycle Read/Write Command with random column address can realize Random Column Access. |  |  |  |  |  |
|                |                      | That is similar to Extended Data Out (EDO) Operation of convention DRAM.                    |  |  |  |  |  |

# 13. About Burst Length Control

|           |                            | At MRS A2,1,0 = "000".                                                                                         |  |  |  |  |  |  |
|-----------|----------------------------|----------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Basic     | 1                          | at auto precharge, tRAS should not be violated.                                                                |  |  |  |  |  |  |
| MODE      |                            | t MRS A2,1,0 = "001".                                                                                          |  |  |  |  |  |  |
|           | 2                          | At auto precharge, tRAS should not be violated.                                                                |  |  |  |  |  |  |
|           | 4                          | At MRS A2,1,0 = "010"                                                                                          |  |  |  |  |  |  |
|           | 8                          | At MRS A2,1,0 = "011".                                                                                         |  |  |  |  |  |  |
| Special   | DD OW                      | At MRS A9="1".                                                                                                 |  |  |  |  |  |  |
| MODE      | BRSW                       | Read burst = 1,2,4,8, full page/write Burst =1                                                                 |  |  |  |  |  |  |
|           |                            | At auto precharge of write, tRAS should not be violated.                                                       |  |  |  |  |  |  |
|           | RAS Interrupt              | Before the end of burst, Row precharge command of the same bank                                                |  |  |  |  |  |  |
|           | (Interrupted by Precharge) | Stops read/write burst with Row precharge.                                                                     |  |  |  |  |  |  |
| Interrupt | , , , , ,                  | trdl=2 with DQM, valid DQ after burst stop is 1,2 for CL=2,3 respectively                                      |  |  |  |  |  |  |
| MODE      |                            | During read/write burst with auto precharge, RAS interrupt cannot be issued.                                   |  |  |  |  |  |  |
|           | CAS Interrupt              | Before the end of burst, new read/write stops read/write burst and starts new read/write burst or block write. |  |  |  |  |  |  |
|           |                            | During read/write burst with auto precharge, CAS interrupt can not be issued.                                  |  |  |  |  |  |  |



## **Power On Sequence & Auto Refresh**





## Single Bit Read-Write-Read Cycles (Same Page) @CAS Latency=3, Burst Length=1





\* Note : 1. All inputs can be don't care when  $\overline{\text{CS}}$  is high at the CLK high going edge. 2. Bank active & read/write are controlled by BS0, BS1.

| BS1 | BS0 | Active & Read/Write |
|-----|-----|---------------------|
| 0   | 0   | Bank A              |
| 0   | 1   | Bank B              |
| 1   | 0   | Bank C              |
| 1   | 1   | Bank D              |

3. Enable and disable auto precharge function are controlled by A10/AP in read/write command.

| A10/AP | BS1 | BS0 | Operation                                                    |
|--------|-----|-----|--------------------------------------------------------------|
|        | 0   | 0   | Disable auto precharge, leave bank A active at end of burst. |
|        | 0   | 1   | Disable auto precharge, leave bank B active at end of burst. |
| 0      | 1   | 0   | Disable auto precharge, leave bank C active at end of burst. |
|        | 1   | 1   | Disable auto precharge, leave bank D active at end of burst. |
|        | 0   | 0   | Enable auto precharge, precharge bank A at end of burst.     |
|        | 0   | 1   | Enable auto precharge, precharge bank B at end of burst.     |
| 1      | 1   | 0   | Enable auto precharge, precharge bank C at end of burst.     |
|        | 1   | 1   | Enable auto precharge, precharge bank D at end of burst.     |

4. A10/AP and BS0, BS1 control bank precharge when precharge command is asserted.

| A10/AP | BS1 | BS0 | Precharge |  |  |  |
|--------|-----|-----|-----------|--|--|--|
| 0      | 0   | 0   | Bank A    |  |  |  |
| 0      | 0   | 1   | Bank B    |  |  |  |
| 0      | 1   | 0   | Bank C    |  |  |  |
| 0      | 0 1 |     | Bank D    |  |  |  |
| 1      | 1 X |     | All Banks |  |  |  |



### Read & Write Cycle at Same Bank @Burst Length=4



\*Note: 1. Minimum row cycle times is required to complete internal DRAM operation.

- 2. Row precharge can interrupt burst on any cycle. [CAS latency-1] valid output data available after Row enters precharge. Last valid output will be Hi-Z after tsHz from the clock.
- 3. Access time from Row address. tcc\*(trcp + CAS latency-1) + tsac
- 4. Output will be Hi-Z after the end of burst. (1,2,4 & 8)



### Page Read & Write Cycle at Same Bank @Burst Length=4



\*Note: 1. To write data before burst read ends, DQM should be asserted three cycle prior to write command to avoid bus contention.

- 2. Row precharge will interrupt writing. Last data input, trdl before Row precharge, will be written.
- 3. DQM should mask invalid input data on precharge command cycle when asserting precharge before end of burst. Input data after Row precharge cycle will be masked internally.



## Page Read Cycle at Different Bank @Burst Length = 4



<sup>\*</sup> Note : 1.  $\overline{\text{CS}}$  can be don't care when  $\overline{\text{RAS}}$ ,  $\overline{\text{CAS}}$  and  $\overline{\text{WE}}$  are high at the clock high going edge.

<sup>2.</sup> To interrupt a burst read by row precharge, both the read ad the precharge banks must be the same.



## Page Write Cycle at Different Bank @Burst Length=4



<sup>\*</sup> Note:

<sup>1.</sup> To interrupt burst write by Row precharge, DQM should be asserted to mask invalid input data.

<sup>2.</sup> To interrupt burst write by Row precharge, both the write and precharge banks must be the same.



## Read & Write Cycle at Different Bank @Burst Length=4



<sup>\*</sup> Note: tcpL should be met to complete write.



### Read & Write Cycle with Auto Precharge @Burst Length=4



\*Note: tRCD should be controlled to meet minimum tRAS before internal precharge start. (In the case of Burst Length=1 & 2, BRSW mode)



## Clock Suspension & DQM Operation Cycle @CAS Latency = 2, Burst Length=4



<sup>\*</sup> Note: DQM needed to prevent bus contention.



### Read Interrupted by Precharge Command & Read Burst Stop Cycle @Burst Length=Full Page



<sup>\*</sup> Note: 1. At full page mode, burst is wrap-around at the end of burst. So auto precharge is impossible.

- 2. About the valid DQ's after burst stop, it is same as the case of RAS interrupt. Both cases are illustrated above timing diagram. See the label 1,2 on them. But at burst write, burst stop and RAS interrupt should be compared carefully. Refer the timing diagram of "Full page write burst stop cycle".
- 3. Burst stop is valid at every burst length.



### Write Interrupted by Precharge Command & Write Burst Stop Cycle @ Burst Length = Full Page



<sup>\*</sup> Note: 1. At full page mode, burst is wrap-around at the end of burst. So auto precharge is impossible.

<sup>2.</sup> Data-in at the cycle of interrupted by precharge cannot be written into the corresponding memory cell. It is defined by AC parameter of trdL(=2CLK).

DQM at write interrupted by precharge command is needed to prevent invalid write.

DQM should mask invalid input data on precharge command cycle when asserting precharge before end of burst. Input data after Row precharge cycle will be masked internally.

<sup>3.</sup> Burst stop is valid at every burst length.



## Active/Precharge Power Down Mode @CAS Lantency=2, Burst Length=4



- \* Note: 1. All banks should be in idle state prior to entering precharge power down mode.
  - 2. CKE should be set high at least "1CLK + tss" prior to Row active command.
  - 3. Cannot violate minimum refresh specification. (64ms)



### Self Refresh Entry & Exit Cycle



## \* Note: TO ENTER SELF REFRESH MODE

- 1.  $\overline{\text{CS}}$ ,  $\overline{\text{RAS}}$  &  $\overline{\text{CAS}}$  and CKE should be low at the same clock cycle.
- 2. After 1 clock cycle, all the inputs including the system clock can be don't care except for CKE.
- 3. The device remains in self refresh mode as long as CKE stays "Low".
  - (cf.) Once the device enters self refresh mode, minimum tRAS is required before exit from self refresh.

### TO EXIT SELF REFRESH MODE

- 4. System clock restart and be stable before returning CKE high.
- 5. CS starts from high.
- 6. Minimum tRC is required after CKE going high to complete self refresh exit.
- 7. 8K cycle of burst auto refresh is required before self refresh entry and after self refresh exit. If the system uses burst refresh.



## **Mode Register Set Cycle**

## **Auto Refresh Cycle**



<sup>\*</sup> All banks precharge should be completed before Mode Register Set cycle and auto refresh cycle.

### MODE REGISTER SET CYCLE

- \* Note : 1.  $\overline{\text{CS}}$ ,  $\overline{\text{RAS}}$  ,  $\overline{\text{CAS}}$  &  $\overline{\text{WE}}$  activation at the same clock cycle with address key will set internal mode register.
  - 2. Minimum 2 clock cycles is required before new  $\overline{RAS}$  activation.
  - 3. Please refer to Mode Register Set table.



# **Function Truth Table (Table 1)**

| Current<br>State  | cs | RAS | CAS | WE | ВА | Address    | Action                                          | Note |
|-------------------|----|-----|-----|----|----|------------|-------------------------------------------------|------|
|                   | Н  | Х   | Х   | Х  | Х  | Х          | NOP                                             |      |
|                   | L  | Н   | Н   | Н  | Χ  | X          | NOP                                             |      |
|                   | L  | Н   | Н   | L  | Χ  | X          | ILLEGAL                                         | 2    |
| IDI E             | L  | Н   | L   | Х  | ВА | CA, A10/AP | ILLEGAL                                         | 2    |
| IDLE              | L  | L   | Н   | Н  | ВА | RA         | Row Active; Latch Row Address                   |      |
|                   | L  | L   | Н   | L  | ВА | A10/PA     | NOP                                             | 4    |
|                   | L  | L   | L   | Н  | Χ  | X          | Auto Refresh or Self Refresh                    | 5    |
|                   | L  | L   | L   | L  | (  | OP Code    | Mode Register Access                            | 5    |
|                   | Н  | Χ   | Χ   | Χ  | Χ  | X          | NOP                                             |      |
|                   | L  | Н   | Н   | Н  | Χ  | X          | NOP                                             |      |
| Row               | L  | Н   | Н   | L  | Χ  | X          | ILLEGAL                                         | 2    |
| Active            | L  | Н   | L   | Н  | BA | CA,A10/AP  | Begin Read; Latch CA; Determine AP              |      |
|                   | L  | Н   | L   | L  | BA | CA,A10/AP  | Begin Write; Latch CA; Determine AP             |      |
|                   | L  | L   | Н   | Н  | BA | RA         | ILLEGAL                                         | 2    |
|                   | L  | L   | Н   | L  | BA | PA         | Precharge                                       |      |
|                   | L  | L   | L   | Χ  | Χ  | X          | ILLEGAL                                         |      |
|                   | Н  | Х   | Х   | Х  | Χ  | X          | NOP(Continue Burst to End →Row Active)          |      |
|                   | L  | Н   | Н   | Н  | Χ  | X          | NOP(Continue Burst to End →Row Active)          |      |
|                   | L  | Н   | Н   | L  | Χ  | X          | Term burst →Row Active                          |      |
| Read              | L  | Н   | L   | Н  | ВА | CA,A10/AP  | Term burst; Begin Read; Latch CA; Determine AP  | 3    |
|                   | L  | Н   | L   | L  | ВА | CA,A10/AP  | Term burst; Begin Write; Latch CA; Determine AP | 3    |
|                   | L  | L   | Н   | Н  | ВА | RA         | ILLEGAL                                         | 2    |
|                   | L  | L   | Н   | L  | ВА | CA,A10/AP  | Term Burst; Precharge timing for Reads          | 3    |
|                   | L  | L   | L   | Х  | Х  | Х          | ILLEGAL                                         |      |
|                   | Н  | Х   | Х   | Х  | Χ  | X          | NOP(Continue Burst to End→Row Active)           |      |
|                   | L  | Н   | Н   | Н  | Х  | Х          | NOP(Continue Burst to End→Row Active)           |      |
|                   | L  | Н   | Н   | L  | Χ  | Х          | Term burst →Row Active                          |      |
| Write             | L  | Н   | L   | Н  | ВА | CA,A10/AP  | Term burst; Begin Read; Latch CA; Determine AP  | 3    |
|                   | L  | Н   | L   | L  | ВА | CA,A10/AP  | Term burst; Begin Write; Latch CA; Determine AP | 3    |
|                   | L  | L   | Н   | Н  | ВА | RA         | ILLEGAL                                         | 2    |
|                   | L  | L   | Н   | L  | ВА | A10/AP     | Term Burst; Precharge timing for Writes         | 3    |
|                   | L  | L   | L   | Х  | Х  | Х          | ILLEGAL                                         |      |
|                   | Н  | Х   | Х   | Х  | Х  | Х          | NOP(Continue Burst to End→Precharge)            |      |
| Deed with         | L  | Н   | Н   | Н  | Х  | Х          | NOP(Continue Burst to End→Precharge)            |      |
| Read with<br>Auto | L  | Н   | Н   | L  | Х  | Х          | ILLEGAL                                         |      |
| Precharge         | L  | Н   | L   | Н  | ВА | CA,A10/AP  | ILLEGAL                                         | 2    |
|                   | L  | Н   | L   | L  | ВА | CA,A10/AP  | ILLEGAL                                         | 2    |
|                   | L  | L   | Н   | Х  | ВА | RA, PA     | ILLEGAL                                         |      |
|                   | L  | L   | L   | Х  | Х  | X          | ILLEGAL                                         | 2    |



## **Function Truth Table (Table 1, Continued)**

| Current<br>State | cs | RAS | CAS | WE | BS | Address   | Action                               | Note |
|------------------|----|-----|-----|----|----|-----------|--------------------------------------|------|
|                  | Н  | Х   | Х   | Х  | Х  | Х         | NOP(Continue Burst to End→Precharge) |      |
|                  | L  | Н   | Н   | Н  | Χ  | Х         | NOP(Continue Burst to End→Precharge) |      |
| Write with       | L  | Н   | Н   | L  | Χ  | Х         | ILLEGAL                              |      |
| Auto             | L  | Н   | L   | Н  | ВА | CA,A10/AP | ILLEGAL                              | 2    |
| Precharge        | L  | Н   | L   | L  | ВА | CA,A10/AP | ILLEGAL                              | 2    |
|                  | L  | L   | Н   | Х  | ВА | RA, PA    | ILLEGAL                              |      |
|                  | L  | L   | L   | Х  | Х  | Х         | ILLEGAL                              | 2    |
|                  | Н  | Х   | Х   | Х  | Χ  | Х         | NOP→Idle after trp                   |      |
|                  | L  | Н   | Н   | Н  | Χ  | Х         | NOP→Idle after trp                   |      |
|                  | L  | Н   | Н   | L  | Х  | Х         | ILLEGAL                              |      |
| Precharge        | L  | Н   | L   | Х  | ВА | CA,A10/AP | ILLEGAL                              | 2    |
|                  | L  | L   | Н   | Н  | ВА | RA        | ILLEGAL                              | 2    |
|                  | L  | L   | Н   | L  | ВА | A10/PA    | NOP→Idle after trp                   | 2    |
|                  | L  | L   | L   | Х  | Х  | Х         | ILLEGAL                              | 4    |
|                  | Н  | Х   | Χ   | Х  | Х  | Х         | NOP→Row Active after trcb            |      |
|                  | L  | Н   | Н   | Н  | Х  | Х         | NOP→Row Active after trcb            |      |
| Row              | L  | Н   | Н   | L  | Х  | Х         | ILLEGAL                              |      |
| Activating       | L  | Н   | L   | Х  | ВА | CA,A10/AP | ILLEGAL                              | 2    |
|                  | L  | L   | Н   | Н  | ВА | RA        | ILLEGAL                              | 2    |
|                  | L  | L   | Н   | L  | ВА | A10/PA    | ILLEGAL                              | 2    |
|                  | L  | L   | L   | Х  | Χ  | Х         | ILLEGAL                              | 2    |
|                  | Н  | Х   | Х   | Х  | Х  | Х         | NOP→Idle after trc                   |      |
|                  | L  | Н   | Н   | Х  | Χ  | Х         | NOP→Idle after trc                   |      |
| Refreshing       | L  | Н   | L   | Х  | Χ  | Х         | ILLEGAL                              |      |
|                  | L  | L   | Н   | Х  | Χ  | Х         | ILLEGAL                              |      |
|                  | L  | L   | L   | Χ  | Х  | Х         | ILLEGAL                              |      |
| Mede             | Н  | Х   | Х   | Х  | Х  | Х         | NOP→Idle after 2 clocks              |      |
| Mode<br>Register | L  | Н   | Н   | Н  | Н  | Х         | NOP→Idle after 2 clocks              |      |
| Accessing        | L  | Н   | Н   | L  | Х  | Х         | ILLEGAL                              |      |
|                  | L  | Н   | L   | Х  | Х  | Х         | ILLEGAL                              |      |
|                  | L  | L   | Х   | Х  | Х  | Х         | ILLEGAL                              |      |

Abbreviations

RA = Row Address BS = Bank Address AP = Auto Precharge NOP = No Operation Command CA = Column Address PA = Precharge All

Note: 1. All entries assume that CKE was active (High) during the preceding clock cycle and the current clock cycle.

- 2. Illegal to bank in specified state: Function may be legal in the bank indicated by BA, depending on the state of that bank.
- 3. Must satisfy bus contention, bus turn around, and/or write recovery requirements.
- 4. NOP to bank precharging or in idle state. May precharge bank indicated by BS (and PA).
- 5. Illegal if any banks is not idle.



## Function Truth Table for CKE (Table 2)

| Current            | CKE | CKE | cs | RAS | CAS | WE   | Address | Action                          | Note |
|--------------------|-----|-----|----|-----|-----|------|---------|---------------------------------|------|
| State              | n-1 | n   |    | NAS |     | VV C | Addiess | Action                          | Note |
|                    | Н   | Χ   | Χ  | Χ   | Х   | Χ    | Х       | INVALID                         |      |
|                    | L   | Н   | Н  | Χ   | Х   | Χ    | X       | Exit Self Refresh→ABI after trc | 6    |
| 0 "                | L   | Н   | L  | Н   | Н   | Η    | Х       | Exit Self Refresh→ABI after tRc | 6    |
| Self<br>Refresh    | L   | Н   | L  | Н   | Н   | L    | Х       | ILLEGAL                         |      |
| Refresit           | L   | Н   | L  | Н   | L   | Χ    | X       | ILLEGAL                         |      |
|                    | L   | Н   | L  | L   | Χ   | Χ    | X       | ILLEGAL                         |      |
|                    | L   | L   | Χ  | Χ   | Χ   | Χ    | Х       | NOP(Maintain Self Refresh)      |      |
|                    | Н   | Χ   | Χ  | Χ   | Χ   | Χ    | X       | INVALID                         |      |
| Both<br>Bank       | L   | Η   | Η  | Χ   | Х   | Χ    | Х       | Exit Power Down→ABI             | 7    |
|                    | L   | Н   | L  | Н   | Н   | Н    | Х       | Exit Power Down→ABI             | 7    |
| Precharge<br>Power | L   | Н   | L  | Н   | Н   | L    | Х       | ILLEGAL                         |      |
| Down               | L   | Н   | L  | Н   | L   | Х    | Х       | ILLEGAL                         |      |
|                    | L   | Н   | L  | L   | Х   | Х    | Х       | ILLEGAL                         |      |
|                    | L   | L   | Х  | Х   | Х   | Х    | Х       | NOP(Maintain Power Down Mode)   |      |
|                    | Н   | Η   | Χ  | Χ   | Х   | Χ    | X       | Refer to Table 1                |      |
|                    | Н   | L   | Н  | Χ   | Х   | Х    | Х       | Enter Power Down                | 8    |
|                    | Н   | Ш   | Ш  | Ι   | Н   | Ι    | X       | Enter Power Down                | 8    |
| All                | Н   | L   | L  | Н   | Н   | L    | X       | ILLEGAL                         |      |
| Banks<br>Idle      | Н   | L   | L  | Н   | L   | Х    | Х       | ILLEGAL                         |      |
| idio               | Н   | Ш   | Ш  | L   | Н   | Ι    | RA      | Row (& Bank ) Active            |      |
|                    | Н   | L   | L  | L   | L   | Η    | X       | Enter Self Refresh              | 8    |
|                    | Н   | L   | L  | L   | L   | L    | OPCODE  | MRS                             |      |
|                    | L   | L   | Х  | Х   | Х   | Х    | Х       | NOP                             |      |
| Any State          | Н   | Н   | Х  | Х   | Х   | Х    | Х       | Refer to Operations in Table 1  |      |
| Other than         | Н   | L   | Х  | Х   | Х   | Х    | Х       | Begin Clock Suspend next cycle  | 9    |
| Listed             | L   | Н   | Х  | Х   | Х   | Х    | Х       | Exit Clock Suspend next cycle   | 9    |
| Above              | L   | L   | Χ  | Χ   | Х   | Χ    | Х       | Maintain clock Suspend          |      |

Abbreviations : ABI = All Banks Idle

Note: 6. After CKE's low to high transition to exit self refresh mode, a minimum of trc(min) has to be elapse before issuing a new command.

- 7. CKE low to high transition is asynchronous as if it restarts internal clock.
  - A minimum setup time "tSS + one clock" must be satisfied before any command can be issued other than exit.
- 8. Power-down and self refresh can be entered only when all the banks are in idle state.
- 9. Must be a legal command.



# **Ordering Information**

| Part No.    | Cycle Time (ns) | Clock Frequency (MHz) | Access Time | Package      |
|-------------|-----------------|-----------------------|-------------|--------------|
| A43L4616V-7 | 7               | 143@ CL = 3           | 5.4 ns      | 54 TSOP (II) |



## **Package Information**

# TSOP 54 (Type II) Outline Dimensions

unit: inches/mm



|                | Dimen | sions in i | inches | Dime      | ensions ir | n mm |  |
|----------------|-------|------------|--------|-----------|------------|------|--|
| Symbol         | Min   | Nom        | Max    | Min       | Nom        | Max  |  |
| Α              | -     | -          | 0.047  | -         | -          | 1.20 |  |
| A1             | 0.002 | 0.004      | 0.006  | 0.05      | -          | 0.15 |  |
| A2             | 0.037 | 0.039      | 0.041  | 0.95      | 1.00       | 1.05 |  |
| b              | 0.012 | -          | 0.018  | 0.30      | -          | 0.45 |  |
| С              | 0.005 | -          | 0.008  | 0.12      | -          | 0.21 |  |
| D              | (     | ).875 BSC  |        | 22.22 BSC |            |      |  |
| S              | (     | 0.028 REF  | =      | 0.71 REF  |            |      |  |
| E              | (     | ).463 BSC  | )      | 11.76 BSC |            |      |  |
| E1             | (     | 0.400 BSC  | )      | 10.16 BSC |            |      |  |
| е              | (     | 0.031 BSC  | )      | 0.80 BSC  |            |      |  |
| L              | 0.016 | 0.020      | 0.024  | 0.40      | 0.50       | 0.60 |  |
| L <sub>1</sub> | (     | 0.031 REF  | =      |           | 0.80 REF   |      |  |
| R1             | 0.005 | -          | -      | 0.12      | -          | =    |  |
| R2             | 0.005 | -          | 0.010  | 0.12      | -          | 0.25 |  |
| θ              | 0°    | -          | 8°     | 0°        | -          | 8°   |  |

#### Notes

- 1. The maximum value of dimension D includes end flash.
- 2. Dimension E does not include resin fins.
- 3. Dimension S includes end flash.