# AMDA ## Am27X64 ## 64 Kilobit (8 K x 8-Bit) CMOS ExpressROM Device #### DISTINCTIVE CHARACTERISTICS - As an OTP EPROM alternative: - Factory optimized programming - Fully tested and guaranteed - As a Mask ROM alternative: - Shorter leadtime - Lower volume per code - Fast access time - -- 55 ns - Single +5 V power supply - Compatible with JEDEC-approved EPROM pinout - **■** ±10% power supply tolerance - High noise immunity - Low power dissipation - 100 µA maximum CMOS standby current - Available in Plastic Dual-In-line Package (PDIP) and Plastic Leaded Chip Carrier (PLCC) - Latch-up protected to 100 mA from -1 V to V<sub>CC</sub> + 1 V - Versatile features for simple interfacing - Both CMOS and TTL input/output compatibility - Two line control functions #### **GENERAL DESCRIPTION** The Am27X64 is a factory programmed and tested OTP EPROM. It is programmed after packaging prior to final test. Every device is rigorously tested under AC and DC operating conditions to your stable code. It is organized as 8 Kwords by 8 bits per word and is available in plastic dual in-line packages (PDIP), as well as plastic leaded chip carrier (PLCC) packages. Express-ROM devices provide a board-ready memory solution for medium to high volume codes with short leadtimes. This offers manufacturers a cost-effective and flexible alternative to OTP EPROMs and mask programmed ROMs. Data can be accessed as fast as 55 ns, allowing high-performance microprocessors to operate with reduced WAIT states. The device offers separate Output Enable (OE#) and Chip Enable (CE#) controls, thus eliminating bus contention in a multiple bus microprocessor system. AMD's CMOS process technology provides high speed, low power, and high noise immunity. Typical power consumption is only 80 mW in active mode, and 100 uW in standby mode. ### **BLOCK DIAGRAM** 12084F-1 Publication# 12084 Rev: F Amendment/0 Issue Date: May 1998 ## **PRODUCT SELECTOR GUIDE** | Family Part Number | Am27X64 | | | | | | | | | | |----------------------|-----------------------------------|----------------------|-----|-----|------|------|------|------|----|----| | Speed Options | $V_{CC} = 5.0 \text{ V} \pm 5\%$ | -55 | -70 | -90 | -120 | -150 | -200 | -255 | | | | | $V_{CC} = 5.0 \text{ V} \pm 10\%$ | | | | | | | | | | | Max Access Time (ns) | | 55 | 70 | 90 | 120 | 150 | 200 | 250 | | | | CE# (E#) Access (ns) | | 55 | 70 | 90 | 120 | 150 | 200 | 250 | | | | OE# (G#) Access (ns) | | DE# (G#) Access (ns) | | 35 | 40 | 40 | 50 | 50 | 50 | 50 | #### **CONNECTION DIAGRAMS** ## **Top View** #### Notes: - 1. JEDEC nomenclature is in parenthesis. - 2. Don't use (DU) for PLCC. ## **PIN DESIGNATIONS** A0-A12 = Address Inputs CE# (E#) = Chip Enable Input DQ0-DQ7 = Data Input/Outputs OE# (G#) = Output Enable Input PGM# (P#) = Program Enable Input V<sub>CC</sub> = V<sub>CC</sub> Supply Voltage V<sub>PP</sub> = Program Voltage Input V<sub>SS</sub> = Ground NC = No Internal Connection #### LOGIC SYMBOL #### **ORDERING INFORMATION** #### **Standard Products** AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of the following: | Valid Combinations | | | | | | |---------------------------------------------|----------------|--|--|--|--| | AM27X64-55 | | | | | | | AM27X64-70 | | | | | | | AM27X64-90 | | | | | | | AM27X64-120 | PC, JC, PI, JI | | | | | | AM27X64-150 | | | | | | | AM27X64-200 | | | | | | | AM27X64-255<br>V <sub>CC</sub> = 5.0 V ± 5% | | | | | | #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations and to check on newly released combinations. #### **FUNCTIONAL DESCRIPTION** #### **Read Mode** To obtain data at the device outputs, Chip Enable (CE#) and Output Enable (OE#) must be driven low. CE# controls the power to the device and is typically used to select the device. OE# enables the device to output data, independent of device selection. Addresses must be stable for at least $t_{ACC}$ – $t_{OE}$ . Refer to the Switching Waveforms section for the timing diagram. ## Standby Mode The device enters the CMOS standby mode when CE# is at $V_{CC} \pm 0.3$ V. Maximum $V_{CC}$ current is reduced to 100 $\mu$ A. The device enters the TTL-standby mode when CE# is at $V_{IH}$ . Maximum $V_{CC}$ current is reduced to 1.0 mA. When in either standby mode, the device places its outputs in a high-impedance state, independent of the OE# input. #### **Output OR-Tieing** To accommodate multiple memory connections, a two-line control function provides: - Low memory power dissipation, and - Assurance that output bus contention will not occur. CE# should be decoded and used as the primary device-selecting function, while OE# be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low-power standby mode and that the output pins are only active when data is desired from a particular memory device. #### **System Applications** During the switch between active and standby conditions, transient current peaks are produced on the rising and falling edges of Chip Enable. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. At a minimum, a 0.1 $\mu\text{F}$ ceramic capacitor (high frequency, low inherent inductance) should be used on each device between $V_{CC}$ and $V_{SS}$ to minimize transient effects. In addition, to overcome the voltage drop caused by the inductive effects of the printed circuit board traces on Express-ROM device arrays, a 4.7 $\mu\text{F}$ bulk electrolytic capacitor should be used between $V_{CC}$ and $V_{SS}$ for each eight devices. The location of the capacitor should be close to where the power supply is connected to the array. ### **MODE SELECT TABLE** | Mode | CE# | OE# | PGM# | V <sub>PP</sub> | Outputs | |----------------|-------------------------|-----------------|------|-----------------|------------------| | Read | V <sub>IL</sub> | V <sub>IL</sub> | х | х | D <sub>OUT</sub> | | Output Disable | х | V <sub>IH</sub> | Х | х | High Z | | Standby (TTL) | V <sub>IH</sub> | Х | Х | Х | High Z | | Standby (CMOS) | V <sub>CC</sub> ± 0.3 V | Х | X | х | High Z | #### Note: $X = Either V_{IH} or V_{IL}$ . ## **ABSOLUTE MAXIMUM RATINGS** | Storage Temperature | |-------------------------------------------------------| | OTP Products—65°C to +125°C Ambient Temperature | | with Power Applied55°C to +125°C | | Voltage with Respect to V <sub>SS</sub> | | All pins except $V_{CC}$ $-0.6$ V to $V_{CC}$ + 0.6 V | | V <sub>CC</sub> (Note 1)0.6 V to 7.0 V | | Note: | Minimum DC voltage on input or I/O pins -0.5 V. During voltage transitions, the input may overshoot V<sub>SS</sub> to -2.0 V for periods of up to 20 ns. Maximum DC voltage on input and I/O pins is V<sub>CC</sub> + 5 V. During voltage transitions, input and I/O pins may overshoot to V<sub>CC</sub> + 2.0 V for periods up to 20 ns Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure of the device to absolute maximum ratings for extended periods may affect device reliability. ## **OPERATING RANGES** | Commercial (C) Devices | |------------------------------------------------------| | Ambient Temperature (T <sub>A</sub> )0°C to +70°C | | Industrial (I) Devices | | Ambient Temperature (T <sub>A</sub> )40°C to +85°C | | Supply Read Voltages | | $V_{CC}$ for ± 5% devices +4.75 V to +5.25 V | | V <sub>CC</sub> for ± 10% devices +4.50 V to +5.50 V | Operating ranges define those limits between which the functionality of the device is guaranteed. ## DC CHARACTERISTICS over operating range (unless otherwise specified) | Parameter<br>Symbol | Parameter Description | Test Conditions | Min | Max | Unit | |---------------------|-----------------------------------------|----------------------------------------------------------------|------|-----------------------|------| | V <sub>OH</sub> | Output HIGH Voltage | I <sub>OH</sub> = -400 μA | 2.4 | | V | | V <sub>OL</sub> | Output LOW Voltage | I <sub>OL</sub> = 2.1 mA | | 0.45 | ٧ | | V <sub>IH</sub> | Input HIGH Voltage | | 2.0 | V <sub>CC</sub> + 0.5 | ٧ | | V <sub>IL</sub> | Input LOW Voltage | | -0.5 | +0.8 | V | | lu | Input Load Current | V <sub>IN</sub> = 0 V to V <sub>CC</sub> | | 1.0 | μΑ | | lLO | Output Leakage Current | V <sub>OUT</sub> = 0 V to V <sub>CC</sub> | | 1.0 | μA | | I <sub>CC1</sub> | V <sub>CC</sub> Active Current (Note 2) | CE# = V <sub>IL</sub> , f = 10 MHz,<br>I <sub>OUT</sub> = 0 mA | | 25 | mA | | I <sub>CC2</sub> | V <sub>CC</sub> TTL Standby Current | CE# = V <sub>IH</sub> | | 1.0 | mA | | Іссз | V <sub>CC</sub> CMOS Standby Current | CE# = V <sub>CC</sub> ± 0.3 V | | 100 | μА | Caution: The device must not be removed from (or inserted into) a socket when V<sub>CC</sub> or V<sub>PP</sub> is applied. #### Notes: 6 - 1. $V_{CC}$ must be applied simultaneously or before $V_{PP}$ and removed simultaneously or after $V_{PP}$ . - 2. $I_{CC1}$ is tested with OE# = $V_{IH}$ to simulate open outputs. - 3. Minimum DC Input Voltage is -0.5 V. During transitions, the inputs may overshoot to -2.0 V for periods less than 20 ns. Maximum DC Voltage on output pins is $V_{CC}$ + 0.5 V, which may overshoot to $V_{CC}$ + 2.0 V for periods less than 20 ns. 25 VE 20 15 10 -75 -50 -55 0 25 50 75 100 125 150 Temperature in °C 12084F-5 Figure 1. Typical Supply Current vs. Frequency $V_{\rm CC}$ = 5.5 V, T = 25°C Figure 2. Typical Supply Current vs. Temperature $V_{\rm CC} = 5.5 \ V, \ f = 10 \ MHz$ 12084F-6 ## **TEST CONDITIONS** Figure 3. Test Setup Table 1. Test Specifications | Test Condition | -55, -70 | All<br>others | Unit | | | |---------------------------------------------------------------------|------------------|---------------|------|--|--| | Output Load | 1 TTL gate | | | | | | Output Load Capacitance, C <sub>L</sub> (including jig capacitance) | 30 | 100 | pF | | | | Input Rise and Fall Times | ≤ : | ns | | | | | Input Pulse Levels | 0.0-3.0 0.45-2.4 | | ٧ | | | | Input timing measurement reference levels | 1.5 | 0.8, 2.0 | ٧ | | | | Output timing measurement reference levels | 1.5 | 0.8, 2.0 | ٧ | | | ## **SWITCHING TEST WAVEFORM** 2.4 V 2.0 V 2.0 V 7 Test Points 0.45 V Output **Note:** For $C_L = 30$ pF. **Note:** For $C_L = 100 pF$ . 12084F-8 ## **KEY TO SWITCHING WAVEFORMS** | WAVEFORM | INPUTS | OUTPUTS | | | | | | | |----------------|----------------------------------------------------------|----------------------|--|--|--|--|--|--| | | Steady | | | | | | | | | | Cha | Changing from H to L | | | | | | | | | Cha | anging from L to H | | | | | | | | | Don't Care, Any Change Permitted Changing, State Unknown | | | | | | | | | <u></u> >> ⟨⟨< | Does Not Apply Center Line is High Impedance State (High | | | | | | | | KS000010-PAL ### **AC CHARACTERISTICS** | Paramete | er Symbols | | | | Am27X64 | | | | | | | | |-------------------|-----------------------------|---------------------------------------------------------------------------------------|-------------------------------|-----|---------|-----|-----|------|------|------|------|------| | JEDEC | Standard | Description | Test Set | tup | -55 | -70 | -90 | -120 | -150 | -200 | -255 | Unit | | t <sub>AVQV</sub> | t <sub>ACC</sub> | Address to Output Delay | CE#,<br>OE# = V <sub>IL</sub> | Max | 55 | 70 | 90 | 120 | 150 | 200 | 250 | ns | | t <sub>ELQV</sub> | t <sub>CE</sub> | Chip Enable to Output Delay | OE# = V <sub>IL</sub> | Мах | 55 | 70 | 90 | 120 | 150 | 200 | 250 | ns | | t <sub>GLQV</sub> | <sup>†</sup> OE | Output Enable to Output Delay | CE# = V <sub>IL</sub> | Max | 35 | 40 | 40 | 50 | 50 | 50 | 50 | ns | | t <sub>EHQZ</sub> | t <sub>DF</sub><br>(Note 2) | Chip Enable High or Output<br>Enable High to Output High Z,<br>Whichever Occurs First | | Max | 25 | 25 | 25 | 30 | 30 | 30 | 30 | ns | | † <sub>AXQX</sub> | tон | Output Hold Time from<br>Addresses, CE# or OE#,<br>Whichever Occurs First | | Min | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ns | Caution: Do not remove the device from (or insert it into) a socket or board that has $V_{PP}$ or $V_{CC}$ applied. #### Notes: - 1. $V_{CC}$ must be applied simultaneously or before $V_{PP}$ and removed simultaneously or after $V_{PP}$ - 2. This parameter is sampled and not 100% tested. - 3. Switching characteristics are over operating range, unless otherwise specified. - 4. See Figure 3 and Table 1 for test specifications. #### **SWITCHING WAVEFORMS** #### Notes - 1. OE# may be delayed up to $t_{ACC}$ $t_{OE}$ after the falling edge of the addresses without impact on $t_{ACC}$ . - 2. t<sub>DF</sub> is specified from OE# or CE#, whichever occurs first. #### **PACKAGE CAPACITANCE** | | | | PD 028 | | PL | | | |------------------|-----------------------|----------------------|--------|-----|-----|-----|------| | Parameter Symbol | Parameter Description | Test Conditions | Тур | Max | Тур | Max | Unit | | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0 | 5 | 10 | 10 | 12 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0 | 8 | 10 | 11 | 14 | pF | #### Notes: - 1. This parameter is only sampled and not 100% tested. - 2. $T_A = +25^{\circ} C$ , f = 1 MHz. ## **PHYSICAL DIMENSIONS** ## PD 028—28-Pin Plastic Dual In-Line Package (measured in inches) ## PL 032—32-Pin Plastic Leaded Chip Carrier (measured in inches) ## **LDMA** ## **REVISION SUMMARY FOR AM27X64** ## **Revision F** ## Global Changed formatting to match current data sheets. #### Trademarks Copyright © 1998 Advanced Micro Devices, Inc. All rights reserved. AMD, the AMD logo, and combinations thereof are trademarks of Advanced Micro Devices, Inc. Flashrite is a trademark of Advanced Micro Devices, Inc. Product names used in this publication are for identification purposes only and may be trademarks of their respective companies.