# AS1451/31 — AS1451/31 Digital Power SoCs With Integrated GreenEdge<sup>™</sup> 2kV Isolation

## **GENERAL DESCRIPTION**

Akros Silicon<sup>®</sup>

The AS1451/31 devices are Digital Power SoCs for 9.5-72VDC & 24VAC isolated power applications. They are built on Akros' integrated *GreenEdge*<sup>TM</sup> 2kV digital isolation technology creating a flexible power platform that eliminates all opto-couplers and minimizes component count and design footprint.

An Isolated Synchronous converter with digital loop and timing control is integrated with digital isolation as part of an advance power system architecture for high-efficiency and cost-effective designs. Selectable spread-spectrum clocking on the PWM reduces the power supply spectral noise for superior EMC performance. Bidirectional Isolated GPIO and isolated ADC enable measurement and management of the isolated Primary circuitry.

A Software compatible I<sup>2</sup>C management interface provides advanced power control and diagnostics capability. Hardware (pin) programmable device operation is available on both devices.

## TYPICAL APPLICATIONS

- Surveillance Cameras and Building Management Systems
- Automotive Power and Infotainment Systems
- Industrial Equipment
- Telecom Backplane and Distributed Power Systems
- Isolated Flyback and Forward Power Supplies

## **ORDERING INFORMATION**

The AS14x1 family is comprised of two pin-compatible devices, both available in 64-lead QFN Reduction of Hazardous Substance (RoHS) compliant packages.

| Part # | Hardware<br>Mode | Software<br>(I <sup>2</sup> C) Mode | Output Power<br>(Watts) |
|--------|------------------|-------------------------------------|-------------------------|
| AS1431 | х                | х                                   | 20                      |
| AS1451 | Х                | х                                   | 50                      |

### SIMPLIFIED APPLICATION DIAGRAM

## FEATURES

#### Digitally-Isolated Programmable Power

Primary-Side DC-DC Controller

- High-efficiency DC-DC Controller with Digital Optimization
- Integrated Primary-Secondary High-Voltage 2kV Digital Isolation
- Programmable Primary Clock Frequency

#### Secondary-Side Power Outputs

- Synchronous Controller with programmable power-FET timing for high efficiency at both light and full loads
- High current capability
- Programmable PWM Frequency

#### Power Management

- Isolated ADC for primary-side sensor measurements
- Primary GPIO controlled via Secondary GPIO or I<sup>2</sup>C
- Output Voltage margining
- Hardware-programmable soft start
- Power-Good output
- 5V µC-compatible with interrupt on alarm services
- Programmable watchdog timer

#### EMC Compliance and Protection

- Synchronous spread-spectrum clocking on all PWMs
- Meets UL60950 and UL1577 requirements for basic isolation to 2kVDC/1.5kVRMS





## TABLE OF CONTENTS

| GENERAL DESCRIPTION                               | 1            |
|---------------------------------------------------|--------------|
| TYPICAL APPLICATIONS                              |              |
| FEATURES                                          |              |
| DIGITALLY-ISOLATED PROGRAMMABLE POWER             | 1            |
| PRIMARY-SIDE DC-DC CONTROLLER                     | 1            |
| SECONDARY-SIDE POWER OUTPUTS                      | 1            |
| POWER MANAGEMENT                                  | 1            |
| EMC COMPLIANCE AND PROTECTION                     | 1            |
| ORDERING INFORMATION Error! Bookmark              | not defined. |
| ISOLATED FLYBACK APPLICATION                      | 1            |
| TABLE OF CONTENTS                                 | 1            |
| FIGURES                                           | 3            |
| TABLES                                            |              |
| PIN ASSIGNMENTS AND DESCRIPTIONS                  | 5            |
| TEST SPECIFICATIONS                               | 9            |
| FUNCTIONAL DESCRIPTION                            |              |
| ISOLATION                                         |              |
| PWM CLOCK GENERATION                              |              |
| PWM CLOCK FREQUENCY CONFIGURATION                 |              |
| EXTERNAL CLOCK SOURCE (CLK IN)                    |              |
| EMI PERFORMANCE CONTROL                           |              |
| POWER OUTPUT VOUT                                 |              |
| PRIMARY-SIDE DC-DC CONTROLLER                     |              |
| SOFT-START INRUSH CURRENT LIMIT                   |              |
| CURRENT-LIMIT AND CURRENT SENSE                   |              |
| SECONDARY-SIDE SYNC CONTROLLER                    |              |
| COMPENSATION AND LOOP FEEDBACK                    | 17           |
| LOW-LOAD CURRENT OPERATION - DCM                  |              |
| OVER-VOLTAGE PROTECTION                           | 17           |
| HARDWARE MODE OPERATION                           | 17           |
| DEVICE INITIALIZATION & HARDWARE MODE SELECTION   |              |
| HW MODE POWER MONITORING (PGOOD)                  |              |
| HW MODE WATCHDOG TIMER                            |              |
| WATCHDOG CONFIGURATION                            |              |
| WATCHDOG SERVICE                                  |              |
| WATCHDOG TIMEOUT                                  |              |
| HWMODE GENERAL-PURPOSE I/O OPERATION              |              |
| SOFTWARE MODE OPERATION                           |              |
| DEVICE INITIALIZATION AND SOFTWARE MODE SELECTION |              |
| SW MODE POWER STATUS MONITORING (PGOOD)           | 19           |
| HISTORY REGISTER                                  | 19           |
| SW MODE POWER MARGINING                           | 19           |
| SW MODE EMI PERFORMANCE CONTROL                   | 19           |
| PWM CLOCKS - PRBS RANDOMIZATION                   | 19           |
| PWM CLOCKS - FRACTIONAL-N                         |              |
| SW MODE GENERAL-PURPOSE I/O & ADC                 | 19           |
| GENERAL-PURPOSE I/O PINS                          | 19           |
| GENERAL-PURPOSE ADC (ADCIN PIN)                   |              |
| SW MODE WATCHDOG TIMER OPERATION                  |              |
| WATCHDOG TIMER MODES                              |              |
| WATCHDOG TIMER OPERATION                          | 20           |
|                                                   |              |



| SW MODE INTERRUPT OPERATION   | 21 |
|-------------------------------|----|
| INTERRUPT MASKING             | 21 |
| INTERRUPT STATUS              | 21 |
| I <sup>2</sup> C INTERFACE    | 21 |
| START/STOP TIMING             | 21 |
| DATA TIMING                   | 21 |
| ACKNOWLEDGE (ACK)             | 21 |
| DEVICE ADDRESS CONFIGURATION  |    |
| DEVICE ADDRESS/OPERATION WORD | 23 |
| REGISTER ADDRESS WORD         | 23 |
| DATA WORD                     | 23 |
| WRITE CYCLE                   | 23 |
| READ CYCLE                    | 23 |
| REGISTER DESCRIPTIONS         |    |
| PACKAGE SPECIFICATIONS        |    |
| CONTACT INFORMATION           |    |
| IMPORTANT NOTICES             |    |
| LEGAL NOTICE                  |    |
| REFERENCE DESIGN POLICY       |    |
| LIFE SUPPORT POLICY           |    |
| SUBSTANCE COMPLIANCE          |    |

## **FIGURES**

| Figure 1 - AS1451/31 Pin Assignments                                           | 5  |
|--------------------------------------------------------------------------------|----|
| Figure 1 - AS1451/31 Pin Assignments<br>Figure 2 - AS14x1 Block Diagram        | 14 |
| Figure 3 - PWM Clock Generation Block Diagram                                  |    |
| Figure 4 - Power Output Block Diagram                                          | 16 |
| Figure 5 – HW Mode Power Output Sequencing Example                             |    |
| Figure 6 - Hardware Mode PGOOD Generation                                      |    |
| Figure 7 - Hardware Mode GPIO Pin Mapping                                      |    |
| Figure 8 – SW Mode Power Output Sequencing Example                             | 18 |
| Figure 9 - GPIO and ADC Pin Mapping                                            |    |
| Figure 10 - I <sup>2</sup> C Interface Start/Stop and Data Timing              |    |
| Figure 11 - I <sup>2</sup> C Acknowledge Timing                                | 22 |
| Figure 12 - Device Address/Operation Word                                      |    |
| Figure 13 - I <sup>2</sup> C Interface Write Cycle Timing                      |    |
| Figure 14 - I <sup>2</sup> C Interface Read Cycle Timing (with Repeated Start) |    |
| Figure 15 - Typical Isolated Synchronous Flyback Application                   |    |
| Figure 16 - Typical Isolated Synchronous Flyback Application, VIN (max) > 57V  | 35 |
| Figure 17 - 64-Pin QFN Dimensions                                              | 36 |





## TABLES

| Table 1 - AS1451/31 Signal Descriptions - Primary Side                               | 5  |
|--------------------------------------------------------------------------------------|----|
| Table 2 - AS1451/31 Signal Descriptions - Secondary Side                             | 7  |
| Table 3 - Absolute Maximum Ratings                                                   | 9  |
| Table 4 - Normal Operating Conditions                                                |    |
| Table 5 - Primary Side Digital, I/O, and A/D Electrical Characteristics              | 10 |
| Table 6 - Primary Side DC-DC Controller Section Electrical Characteristics           | 11 |
| Table 7 - Secondary Side Sync Controller (Vout) Electrical Characteristics           | 11 |
| Table 8 - Secondary Side Digital I/O and I <sup>2</sup> C Electrical Characteristics | 12 |
| Table 9 - Thermal Protection Electrical Characteristics                              | 12 |
| Table 10 - Isolation Electrical Characteristics                                      | -  |
| Table 11 - PWM Clock Rate Configuration                                              | 15 |
| Table 12 – Sync & Overlap Delay Timing Limit                                         |    |
| Table 13 - SYNC_DLY & SYNC_OVL Resistor Calculation Example                          | 17 |
| Table 14 - AS1451/31 Device Address Configuration                                    |    |
| Table 15 - AS1451/31 Register Address Word                                           | 24 |
| Table 16 - AS1451/31 Register and Bit Summary <sup>1</sup>                           | 26 |
| Table 17 - Alarms and Power Status (Read-Only) - 00h                                 | 26 |
| Table 18 - Interrupt Mask (R/W) - 01h                                                |    |
| Table 19 - Interrupt Status (Read-Only) - 02h                                        |    |
| Table 20 - PGOOD Voltage Masks (R/W) - 03h                                           |    |
| Table 21 - Watchdog Enable, Mask, Service (R/W) - 04h                                |    |
| Table 22 - PGOOD & Watchdog History (R/W) - 05h                                      |    |
| Table 23 - Device Control and I/O Status (R/W) - 06h                                 | 29 |
| Table 24 - Watchdog Timeout (R/W) - 07h                                              |    |
| Table 25 - ADCIN Voltage (Read-Only) - 08h                                           |    |
| Table 26 - ADCIN Alarm Threshold (R/W) - 09h                                         |    |
| Table 27 - System Clock Control (R/W) - 0Ah                                          |    |
| Table 28 - Output Disable & Margin Control (R/W) - 0Eh                               |    |
| Table 29 - Reserved - 0Fh                                                            | 33 |



## PIN ASSIGNMENTS AND DESCRIPTIONS

#### Figure 1 - AS1451/31 Pin Assignments



#### Table 1 - AS1451/31 Signal Descriptions - Primary Side

| Pin                           | Name                            | I/O <sup>1</sup> | Description                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|-------------------------------|---------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Primary-S                     | Primary-Side: Common Power Pins |                  |                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| 15                            | VIN                             | Р                | AS1451/31 startup power input.                                                                                                                                                                                                                                                                                                                               |  |  |  |
| Paddle<br>#1,<br>Paddle<br>#2 | PGND                            | Ρ                | Input power and Primary Side Transformer grounds. Two of three bottom side device connections (Paddles #1, #2), PGND is the Primary Side ground.                                                                                                                                                                                                             |  |  |  |
| 16                            | LDET                            | A, I             | Voltage detects input. Must be 2.4 VDC (min) below VIN, (see Electrical Characteristics).                                                                                                                                                                                                                                                                    |  |  |  |
| 12                            | VBP                             | Р                | Internal bias node, decouple with an external capacitor to VBIAS.                                                                                                                                                                                                                                                                                            |  |  |  |
| 13                            | VBIAS                           | Р                | Bias voltage input (typically from a power transformer winding), used after power-up of VIN complete.                                                                                                                                                                                                                                                        |  |  |  |
| 14                            | VDD3V_OUT                       | Ρ                | Primary-side supply voltage source (3.3 volts). This supply can be used for additional external circuits on the primary side that are referenced to PGND, see Electrical Characteristics for supply limits.                                                                                                                                                  |  |  |  |
| 64                            | VDD3V_IN                        | Р                | Primary-side input supply voltage (3.3 volts) normally connected to VDD3_OUT.                                                                                                                                                                                                                                                                                |  |  |  |
| 21                            | VDD5I                           | Р                | Internal 5V generator bias node that can be used to supply PGND referenced devices, see<br>Electrical Characteristics for supply limits. Must be decoupled with an external capacitor to<br>PGND.                                                                                                                                                            |  |  |  |
| 23                            | RB                              | I, PU            | High voltage power control node, decouple with external capacitor to PGND.                                                                                                                                                                                                                                                                                   |  |  |  |
| Primary-Si                    | de: DC-DC Cont                  | roller           |                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| 7                             | CSS                             | Α                | Primary-side PWM Soft Start input, decouple with external capacitor to PGND.                                                                                                                                                                                                                                                                                 |  |  |  |
| 11                            | GATE                            | А                | Primary-side external power FET gate drive.                                                                                                                                                                                                                                                                                                                  |  |  |  |
| 8                             | ISENSEP                         | Α                | Current sense input, also used to set Primary PWM current limit (with external resistor).                                                                                                                                                                                                                                                                    |  |  |  |
| 63                            | SYNC_DLY                        | A                | Along with SYNC_OVL this signal sets Primary and Secondary side primary sync delay timing for the Output. Connecting a resistor to primary ground (PGND) from this input will optimize output efficiency for a given power level or power-FET choice. See Table 13 for resistor value selection and other details. In addition, decouple with a cap to PGND. |  |  |  |



| 6         | SYNC_OVL           | A     | Along with SYNC_DLY this signal sets Primary and Secondary-side primary sync overlap timing for the Output. Connecting a resistor to primary ground (PGND) from this input will optimize output efficiency for a given power level or power-FET choice. See Table 13 for resistor value selection and other details. In addition, decouple with a cap to PGND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----------|--------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Primary-S | Side: Clock Divide | ers   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 2         | PRI_DIV            | A, I  | Primary PWM frequency divider input. Connect an external resistor (5%) from this input to primary ground (PGND) to set the Primary PWM clock divider for either internal or external (if the CLK_IN input is active) clocking operation.<br>The Primary PWM clocking rate is a function of both PRI_DIV and SEC_DIV divider ratios.<br>See Device Description, Figure 3 and Table 11 for details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 62        | SEC_DIV            | A, I  | Secondary PWM frequency divider input. Connect an external resistor (5%) from this input to primary ground (PGND) to set the Secondary PWM clock divider for either internal or external (if the CLK_IN input is active) PWM clocking operation.<br>The Secondary PWM clocking rate is a function of this SEC_DIV divider ratio. See Device Description, Figure 3 and Table 11 for details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Primary-S | Side: Inputs & Ou  | tputs |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 3         | GPIP               | I, PU | General-purpose digital input on primary side, referenced to PGND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 4         | GPOP               | 0     | General-purpose digital output on primary side, referenced to PGND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 20        | ADCIN              | A, I  | General purpose ADC input, referenced to PGND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1         | I2C_ADR            | A, I  | I <sup>2</sup> C Interface Device Address select. I2C_ADR sets the AS1451/31 device address. One of 8 possible Device addresses is configured by connecting a resistor on this input to primary ground (PGND). As a result of the chosen resistor, 3 bits of available addressing for the device are configured. See Table 14 for resistor values and other details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Primary-S | Side: Inputs & Ou  | tputs |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 61        | WD_MODE            | I     | <ul> <li>Watchdog Timer mode. Enables/disables watchdog timer and sets timer period, operation also varies with MODE input setup.</li> <li>For Hardware Mode Operation (AS1451/31):</li> <li>WD_MODE = Low (connect to PGND): watchdog off.</li> <li>WD_MODE = Capacitor to PGND: A 1 second timeout generates a PGOOD output transition.</li> <li>WD_MODE = High (connect to VDD3V_OUT): A 32 second timeout generates a PGOOD output transition.</li> <li>For Software Mode Operation (AS1451/31):</li> <li>WD_MODE = Low (connect to PGND): watchdog off.</li> <li>WD_MODE = Low (connect to PGND): watchdog off.</li> <li>WD_MODE = Capacitor to PGND: Power-on enables watchdog usage and counter starts (at max count) after PGOOD indicates good power. Use the Watchdog Timeout Register to change timeout count. Watchdog servicing is via Hardware or I<sup>2</sup>C commands.</li> <li>WD_MODE = High (connect to VDD3V_OUT): Power-on enables watchdog usage but waits for software to enable before starting. Use Watchdog Timeout Register for timeout length (reset to max). Watchdog servicing is via Hardware pin or I<sup>2</sup>C commands.</li> </ul> |
| 5         | MODE               | 1     | <ul> <li>The MODE pin selects the device operation mode at power-on.</li> <li>For Hardware Mode Operation (AS1451/31): <ul> <li>Mode 1 = Reset mode</li> <li>Mode 1 is selected by holding the MODE pin Low (MODE to PGND).</li> </ul> </li> <li>Mode 2 = HW Operating Mode <ul> <li>Mode 2 is selected with a pull-up resistor (17.8KΩ max) from MODE to VDD3V_OUT plus a required power-on reset capacitor from MODE to PGND.</li> </ul> </li> <li>For Software Mode Operation (AS1451/31): <ul> <li>Mode 1 = Reset mode</li> <li>Mode 1 = Reset mode</li> <li>Mode 1 is selected by holding the MODE pin Low (MODE to PGND).</li> </ul> </li> <li>Mode 2 = SW Operating Mode with I<sup>2</sup>C device address per I2C_ADR pin setting <ul> <li>Mode 2 is selected with a required power-on reset capacitor from MODE to PGND.</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                 |



| 22     | TEST1   | А | Factory test control. For normal operation connect to Paddle #1 (PGND) through a 100K $\Omega$ resistor. |
|--------|---------|---|----------------------------------------------------------------------------------------------------------|
| 19     | TEST2   | A | Factory test control. For normal operation connect to Paddle #1 (PGND) through a 75K $\Omega$ resistor.  |
| 18     | TEST3   | А | Factory test control. For normal operation connect to Paddle #1 (PGND).                                  |
| 9, 10, | NC1,2,3 |   | No User Connection. Must be floated.                                                                     |
| 17     |         |   |                                                                                                          |

<sup>1</sup> I = Input, O = Output, I/O = Bidirectional, PU = Internal pull-up, PD = Internal pull-down, P = Power, A = Analog, D = Digital, OD = Open drain

#### Table 2 - AS1451/31 Signal Descriptions - Secondary Side

| Pin          | Name                            | I/O'             | Description                                                                                                                                                                                                                                              |
|--------------|---------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Secondary    | y-Side: Common I                | Power a          | nd Setup                                                                                                                                                                                                                                                 |
| Paddle<br>#3 | SGND                            | Ρ                | Secondary-side ground connection. One of three bottom side device connections, SGND (Paddle #3) is the secondary-side ground connection.                                                                                                                 |
| 46           | VDD3V_OSEC                      | Ρ                | Internal Buck power regulator output. Must be decoupled and used for VDD3V_ISEC (pin 58) power source. VDD3V_OSEC can also be used for additional 3.3V secondary-side platform power (pull-ups, etc.); see Electrical Characteristics for supply limits. |
| 58           | VDD3V_ISEC                      | Р                | Secondary-side 3.3V power input. This must be sourced from VDD3V_OSEC (pin 46).                                                                                                                                                                          |
| 49           | SEC_EN                          | I, PU            | Secondary-side Enable. A capacitor on this input to SGND is required.                                                                                                                                                                                    |
| Secondary    |                                 | ous Rec          | tification Controller (Vout)                                                                                                                                                                                                                             |
| 47           | VDD_SYNC                        | A                | Controller Sync FET power decoupling node. Decouple with an external capacitor, VDD_SYNC to SGND. This node is nominally 5V.                                                                                                                             |
| 51           | FB                              | А                | Controller voltage feedback input.                                                                                                                                                                                                                       |
| 53           | ISENSES                         | A                | Controller secondary-side sync switches node current sense. Sensed signal is used to control the external secondary-side power FET, making it an efficient power diode.                                                                                  |
| 50           | COMP                            | Α                | Controller compensation network connection.                                                                                                                                                                                                              |
| 48           | SYNC_OUT                        | A                | Controller sync gate drive output. Used for secondary-side synchronization in conjunction with the primary-side controller.                                                                                                                              |
| 52           | AGND                            | Р                | Controller secondary-side sense ground, used for both differential feedback and differential current sensing. Should be routed differentially, as the pairs of FB & AGND and ISENSES & AGND.                                                             |
| Secondary    | -Side: I <sup>2</sup> C Interfa | ce (or I/        | O in Hardware Mode)                                                                                                                                                                                                                                      |
| 57           | SDIO / GPOS                     | ÒD               | SDIO in Software mode, used for I <sup>2</sup> C bi-directional data input/output.<br>GPOS in Hardware mode, this output reflects the GPIP pin state (from the primary side).                                                                            |
| 56           | SCL / GPIS                      | 1/1              | SCL in Software mode, used as the I <sup>2</sup> C clock input.<br>GPIS in Hardware mode is an input that drives the GPOP pin state (on the primary-side).                                                                                               |
| 59           | INTB / NC                       | OD               | INTB in Software Mode. The I <sup>2</sup> C interface interrupts output, active low. The open drain output allows user defined voltage output high level. Hardware Mode: No user connection. Leave open.                                                 |
| Pin          | Name                            | I/O <sup>1</sup> | Description                                                                                                                                                                                                                                              |
|              | y Side: Inputs & O              |                  |                                                                                                                                                                                                                                                          |
| 60           | CLK_IN                          | I, PU            | DC coupled clock input for timing of Primary and Secondary DC-DC controllers if<br>synchronizing to an external time source is desired. Nominally sourced from the local<br>Ethernet master clock.                                                       |



| 54        | PGOOD           | OD   | Logical "AND" of power good & watchdog status.<br>High = Output voltage, Vout, is within voltage spec and there is presently no watchdog<br>timeout. Low = output voltage out of spec, or, the watchdog has timed out.<br>Note that PGOOD operation is different for Hardware and Software modes of operation<br>(selected by the MODE input). For Hardware mode PGOOD operation details see "HW Mode<br>Power Monitoring (PGOOD)". For Software mode PGOOD operation details see "SW Mode<br>Power Status Monitoring (PGOOD)". |
|-----------|-----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 55        | WDOG            | I    | Watchdog timer input for hardware reset of watchdog timer (if enabled). Serviced with a transition of either polarity.                                                                                                                                                                                                                                                                                                                                                                                                          |
| Secondary | Side: Miscellan | eous |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

| Secondar                | y Side: Miscellaneous        |                                                                                                     |
|-------------------------|------------------------------|-----------------------------------------------------------------------------------------------------|
| 40                      | TEST4                        | Must be pulled down to SGND with a resistor $(100K)$ .                                              |
| Pins 24-                | NC4-NC19,                    | No User Connection. Must be floated.                                                                |
| 39, 41-45               | NC20-24                      |                                                                                                     |
| <sup>1</sup> I = Input, | O = Output, I/O = Bidirectio | onal, PU = Internal pull-up, PD = Internal pull-down, P = Power, A = Analog, D = Digital, OD = Open |
| drain                   |                              |                                                                                                     |



## **TEST SPECIFICATIONS**

| Table 3 - Absolute Maximum Ratings                                                                 |                                  |      |
|----------------------------------------------------------------------------------------------------|----------------------------------|------|
| Parameter                                                                                          | Max                              | Unit |
| VIN: to PGND                                                                                       | 100 1                            | V    |
| VIN: to PGND (under steady-state conditions)                                                       | 57 <sup>2, 3</sup>               | V    |
| GATE, VBIAS, VBP: to PGND                                                                          | 20                               | V    |
| LDET: to VIN                                                                                       | no more than 6V less<br>than VIN | V    |
| ADCIN: to PGND                                                                                     | 4                                | V    |
| RB, VDD5I, TEST1, TEST2: to PGND                                                                   | 6                                | V    |
| VDD3V_OUT, VDD3V_IN: to PGND                                                                       | 4                                | V    |
| ISENSEP, CSS, SYNC_DLY, SYNC_OVL, MODE, GPIP, GPOP, PRI_DIV,<br>I2C_ADR, SEC_DIV, WD_MODE: to PGND | 4                                | V    |
| VBOOST: to SGND                                                                                    | 12                               | V    |
| CLK_IN, ISENSES, SEC_EN, COMP, AGND, PGOOD, VDD3V_ISEC, VDD3V_OSEC: to SGND                        | 4                                | V    |
| VDD_SYNC, SYNC_OUT, INTB/NC, SCL/GPIS, SDIO/GPOS, WDOG: to SGND                                    | 6                                | V    |
| ESD Rating, Human body model (per JESD22-A114)                                                     | 2                                | kV   |
| ESD charged device model                                                                           | 500                              | V    |
| ESD machine model                                                                                  | 200                              | V    |
| ESD System level (contact/air) at RJ-45 (per IEC61000-4-2)                                         | 8/15                             | kV   |
| Storage Temperature                                                                                | 165                              | °C   |
| Operating Junction Temperature                                                                     | 125                              | °C   |

<sup>1</sup> The AS14x1 devices all have fast internal surge clamps for transient conditions such as system startup and other noise conditions; the devices must not be exposed to sustained over-voltage condition at this level.

<sup>2</sup> Under steady state conditions; higher voltage level is acceptable under transient conditions.
 <sup>3</sup> See the Application Diagram (Figure 16) for device usage in designs requiring sustained input voltage > 57V.

#### **Table 4 - Normal Operating Conditions**

| Parameter                       | Min | Typ <sup>1</sup> | Max             | Unit | Conditions |
|---------------------------------|-----|------------------|-----------------|------|------------|
| VIN                             | 9.5 |                  | 57 <sup>2</sup> | V    |            |
| Thermal Resistance, Junction to |     | 5                |                 | °C/W |            |
| Case, $\theta_{JC}$             |     |                  |                 |      |            |
| Thermal Resistance, Junction to |     | 20               |                 | °C/W |            |
| Ambient, θ <sub>JA</sub>        |     |                  |                 |      |            |
| Operating temperature range     | -40 |                  | 85              | °C   |            |

<sup>1</sup> Typical specification not 100% tested. Performance guaranteed by design and/or other correlation methods. <sup>2</sup> See the Application Diagram (Figure 16) for device usage in designs requiring sustained input voltage > 57V.



| -         | Digital, I/O, and A/D Electrical Charact            | eristics |                  |                  |      |                                                                                                                    |
|-----------|-----------------------------------------------------|----------|------------------|------------------|------|--------------------------------------------------------------------------------------------------------------------|
| Symbol    | Parameter                                           | Min      | Typ <sup>1</sup> | Max              | Unit | Conditions                                                                                                         |
| VDD3V_OUT | Voltage from internally generated 3V source.        | 3.0      | 3.3              | 3.6              | V    | External bias-winding for<br>VBIAS must be in use.<br>Decouple VDD3V_OUT with<br>4.7µF cap. Referenced to<br>PGND. |
| VDD3V_OUT | Current output from internally generated 3V source. |          |                  | 5                | mA   | External bias-winding for<br>VBIAS must be in use.<br>Decouple VDD3V_OUT with<br>4.7µF cap. Referenced to<br>PGND  |
| /DD3V_IN  | 3V primary side voltage input.                      | 3.0      | 3.3              | 3.6              | V    | Supplied by VDD3_OUT,<br>Referenced to PGND.                                                                       |
| /DD5I     | Voltage from internally generated 5V node.          | 4.0      | 5                | 6.0              | V    | Decouple with 1.5µF cap, referenced to PGND.                                                                       |
| VDD5I     | Current output from internally generated 5V node.   |          |                  | 5                | mA   | Decouple with 1.5µF cap, referenced to PGND.                                                                       |
| /HGPOP    | GPOP voltage output – high                          | 3.0      |                  |                  | V    | Current at GPOP = 1.0 mA<br>(VDD3V_IN=3.3V, referenced<br>to PGND).                                                |
| /LGPOP    | GPOP voltage output – low                           |          |                  | 0.4              | V    | Current at GPOP = -1.0 mA<br>(VDD3V_IN=3.3V, referenced<br>to PGND).                                               |
| /HGPIP    | GPIP voltage input - high                           | 2.0      |                  |                  | V    | (VDD3V_IN=3.3V, referenced to PGND).                                                                               |
| /LGPIP    | GPIP voltage input - low                            |          |                  | 0.8              | V    | (VDD3V_IN=3.3V, referenced to PGND).                                                                               |
| GPIO      | Primary side GPIO pin latency to register update.   |          |                  | 10 <sup>2</sup>  | ms   | Independent of I <sup>2</sup> C clock speed. Pin I/O is automatic to and from I <sup>2</sup> C registers.          |
| FADCIN    | ADCIN pin latency to register update.               |          |                  | 10 <sup>2</sup>  | ms   |                                                                                                                    |
| /ADCIN    | ADCIN voltage range                                 | 0        |                  | 2.5              | V    | Referenced to PGND.                                                                                                |
| RADCIN    | ADCIN resolution                                    |          |                  | 8                | bits | Referenced to PGND.                                                                                                |
| ADCERROR  | ADCIN total unadjusted error                        |          |                  | $\pm TBD^{3}$    | LSB  | Referenced to PGND.                                                                                                |
| LADCIN    | ADCIN input leakage current                         |          |                  | 100 <sup>2</sup> | nA   | Referenced to PGND.                                                                                                |
| CADCIN    | ADCIN input capacitance                             |          |                  | 0.3 <sup>2</sup> | pF   | Referenced to PGND.                                                                                                |

<sup>1</sup> Typical values at: Ta = 25°C, Vin = 48VDC. Typical specifications not 100% tested. Performance guaranteed by design and/or other correlation methods.

<sup>2</sup> Guaranteed by design. Not tested in production.

<sup>3</sup> Includes offset, full-scale, and linearity.



| Table 6 - Primary Side DC-DC | Controller Section Electrical C                             | haracteri       |                  |                 |      |                                                                              |
|------------------------------|-------------------------------------------------------------|-----------------|------------------|-----------------|------|------------------------------------------------------------------------------|
| Symbol                       | Parameter                                                   | Min             | Typ <sup>1</sup> | Max             | Unit | Conditions                                                                   |
| VIN                          | Input voltage                                               | 9.5             |                  | 57 <sup>4</sup> | V    |                                                                              |
| VLDET_ON                     | Local input voltage threshold<br>for Local Power Mode - ON  | 48VIN<br>-2.4V  |                  |                 | V    | See Table 3 for Absolute<br>Maximum Rating for LDET<br>(referenced to PGND). |
| VLDET_OFF                    | Local input voltage threshold<br>for Local Power Mode - OFF |                 |                  | 48VIN-<br>1.2V  | V    |                                                                              |
| VBIAS                        | External bias source voltage                                | 8 <sup>2</sup>  |                  | 14 <sup>2</sup> | V    | Sets VOH of GATE.                                                            |
| FPWM1L                       | Low end of Primary PWM switching frequency range            |                 | 104              |                 | KHz  | Set by external resistors on<br>PRI_DIV and SEC_DIV pins<br>see Table 11.    |
| FPWM1H                       | High end of Primary PWM switching frequency range           |                 | 512              |                 | KHz  | Set by external resistors on<br>PRI_DIV and SEC_DIV pins<br>see Table 11.    |
| FOSC                         | PWM clock frequency<br>accuracy                             | -20             |                  | +20             | %    | See Table 11 for frequency.                                                  |
| F_MOD                        | PWM clock spread spectrum modulation                        |                 | 10               |                 | %    | Factory default.<br>Programmable in software<br>capable devices (AS1451/34). |
| FPWM1T                       | PWM switching frequency<br>temperature coefficient          |                 | 0.12             |                 | %/C° | Refer to Table 11 for PWM<br>Frequency.                                      |
| RH_GATE                      | GATE drive impedance                                        |                 | 6                |                 | Ω    | High side output drive resistance, Source.                                   |
| RL_GATE                      | GATE drive impedance                                        |                 | 6                |                 | Ω    | Low side output drive resistance, Sink.                                      |
| VPK1P                        | Peak current sense threshold<br>voltage at ISENSEP          |                 | 395              |                 | mV   | lpeak = VPK1P / RISENSEP.                                                    |
| DMAX                         | Primary PWM Maximum duty cycle                              | 80 <sup>3</sup> |                  |                 | %    |                                                                              |
| DMIN                         | Primary PWM Minimum duty<br>cycle                           |                 |                  | 10 <sup>3</sup> | %    |                                                                              |

<sup>1</sup> Typical values at: Ta = 25°C, Vin = 48VDC. Typical specifications not 100% tested. Performance guaranteed by design and/or other correlation methods.

<sup>2</sup> Guaranteed by characterization. Not tested in production.
 <sup>3</sup> Guaranteed by design. Not tested in production.

<sup>4</sup> See the Application Diagram (Figure 16) for device usage in designs requiring sustained input voltage > 57V.

#### Table 7 - Secondary Side Sync Controller (Vout) Electrical Characteristics

| Symbol    | Parameter                                     | Min  | Typ <sup>1</sup> | Max            | Unit | Conditions                   |
|-----------|-----------------------------------------------|------|------------------|----------------|------|------------------------------|
| VSYNC_OUT | SYNC_OUT voltage                              | 4.5  | 5                | 6              | V    |                              |
| RH_SYNC   | SYNC_OUT<br>Source Impedance<br>VDD SYNC = 5V |      |                  | 2.5            | Ω    | Source                       |
| RL_SYNC   | SYNC_OUT<br>Source Impedance<br>VDD SYNC = 5V |      |                  | 2.5            | Ω    | Sink                         |
| VMR       | Output voltage margining range                |      | ±5               |                | %    | Software mode, see Table 28. |
| VREF      | FB voltage reference                          | 0.98 | 1.0              | 1.02           | V    |                              |
| ILEA      | Error amp leakage                             |      |                  | 1 <sup>2</sup> | μA   |                              |
| Gm        | Feedback Transconductance<br>(Siemens)        | 150  | 225              | 350            | μS   |                              |

<sup>1</sup> Typical values at: Ta = 25°C, VIN = 48VDC. Typical specifications not 100% tested. Performance guaranteed by design and/or other correlation methods. <sup>2</sup> Guaranteed by design not tested in production.



|             | le Digital I/O and I <sup>2</sup> C Electrical Chara                                  |                  |                  | Max             | 1.1  | Conditions                                                                                             |
|-------------|---------------------------------------------------------------------------------------|------------------|------------------|-----------------|------|--------------------------------------------------------------------------------------------------------|
| Symbol      | Parameter                                                                             | Min              | Typ <sup>1</sup> | Max             | Unit | Conditions                                                                                             |
| VDD3V_OSEC  | Internally generated 3V source, referenced to SGND.                                   | 3.0              | 3.3              | 3.6             | V    | TBD                                                                                                    |
| IVDD3V_OSEC | VDD3V_OSEC current output<br>(internally generated 3V<br>source), referenced to SGND. |                  |                  | 5               | mA   | TBD                                                                                                    |
| VDD3V_ISEC  | Power Supply Input Voltage                                                            | 3.0              | 3.3              | 3.6             | V    | Sourced from VDD3V_OSEC                                                                                |
| FCLK_IN     | External Clock Input<br>Frequency                                                     | 23.75            | 25               | 26.25           | MHz  |                                                                                                        |
| VCLK_IN_HI  | CLK_IN input voltage<br>threshold - high                                              | 2.0              |                  |                 | V    |                                                                                                        |
| VCLK_IN_LOW | CLK_IN input voltage<br>threshold - low                                               |                  |                  | 0.8             | V    |                                                                                                        |
| IOINTB      | INTB open drain current drive                                                         | 1                |                  |                 | mA   | With $V_{PULL-UP}$ = TBD and<br>R <sub>PULL-UP</sub> = TBDK $\Omega$ , $V_{INTB}$ (typ)<br>= TBD       |
| IOPG        | PGOOD open drain current drive                                                        | 1                |                  |                 | mA   | With V <sub>PULL-UP</sub> = TBD and<br>R <sub>PULL-UP</sub> = TBDKΩ, V <sub>PGOOD</sub><br>(typ) = TBD |
| TPGOOD      | PGOOD minimum pulse output<br>(High-Low-High)                                         | 10 <sup>2</sup>  |                  |                 | ms   |                                                                                                        |
| TWDOG       | Watchdog minimum reset<br>pulse width (WDOG pin)                                      | 100 <sup>2</sup> |                  |                 | ns   |                                                                                                        |
| VHGPOS      | GPOS voltage output – high<br>(referenced to SGND)                                    | 3.0              |                  |                 | V    | Current at GPOS = 1.0 mA<br>(VDD3V_ISEC=3.3V,<br>referenced to SGND)                                   |
| VLGPOS      | GPOS voltage output – low<br>(referenced to SGND)                                     |                  |                  | 0.4             | V    | Current at GPOS = -1.0 mA<br>(VDD3V_ISEC=3.3V,<br>referenced to SGND)                                  |
| VHGPIS      | GPIS voltage input – high<br>(referenced to SGND)                                     | 2.0              |                  |                 | V    | (referenced to SGND)                                                                                   |
| VLGPIS      | GPIS voltage input – low<br>(referenced to SGND)                                      |                  |                  | 0.8             | V    | (referenced to SGND)                                                                                   |
| FSCL        | I <sup>2</sup> C Clock Frequency                                                      | 10               |                  | 400             | KHz  | 5V tolerant input                                                                                      |
| VIH         | I <sup>2</sup> C HIGH level input voltage                                             | 1.4              |                  |                 | V    | 5V tolerant input                                                                                      |
| VILI2C      | I <sup>2</sup> C LOW level input voltage                                              |                  |                  | 0.5             | V    | 5V tolerant input                                                                                      |
| VOLI2C      | I <sup>2</sup> C Output low voltage for pull-<br>up voltage (VDD)                     |                  |                  | 0.4<br>0.2VDD   |      | VDD > 2V,<br>2 mA sink<br>VDD < 2V,<br>2 mA sink                                                       |
| CDIO        | Capacitance for each Digital I/O pin                                                  |                  |                  | 10 <sup>2</sup> | pF   |                                                                                                        |
|             | i/O pili                                                                              |                  |                  |                 |      |                                                                                                        |

<sup>1</sup> Typical values at: Ta = 25°C, Vin = 48VDC. Typical specifications not 100% tested. Performance guaranteed by design and/or other correlation methods.

<sup>2</sup> Guaranteed by design. Not tested in production.

#### **Table 9 - Thermal Protection Electrical Characteristics**

| Symbol                                    | Parameter                                                | Min       | Тур       | Max       | Unit      | Conditions                                                                         |
|-------------------------------------------|----------------------------------------------------------|-----------|-----------|-----------|-----------|------------------------------------------------------------------------------------|
| TSD                                       | Thermal shutdown temperature                             |           | 140       |           | °C        | Above this temperature, the AS14x4 is disabled.                                    |
| TI2C                                      | Thermal warning temperature for I <sup>2</sup> C warning |           | 115       |           | °C        |                                                                                    |
| THYS                                      | Thermal shutdown hysteresis                              |           | 40        |           | °C        | Temperature change required<br>to restore full operation after<br>thermal shutdown |
| <sup>1</sup> Typical values at: Ta = 25°C | Vin = 48VDC Typical specifications not 1                 | 00% teste | d Perforn | nance qua | ranteed b | ov design and/or other correlation                                                 |

' Typical values at: Ta = 25°C, Vin = 48VDC. Typical specifications not 100% tested. Performance guaranteed by design and/or other correlation methods.



| Table 10 - Isolation E | lectrical Characteristics          |                   |                   |                  |                  |                                                                                                         |
|------------------------|------------------------------------|-------------------|-------------------|------------------|------------------|---------------------------------------------------------------------------------------------------------|
| Symbol                 | Parameter                          | Min               | Тур               | Max              | Unit             | Conditions                                                                                              |
| IIÔ_ISO                | Input-output insulation            |                   |                   | 1.0 <sup>1</sup> | μA               | RH (Relative Humidity) =<br>45%, Ta = 25°C, t = 5s<br>leakage current VIO_ISO =<br>2250VDC (see note 1) |
| VISO_DC                | Withstand insulation voltage DC    | 2120 <sup>1</sup> |                   |                  | VDC              | RH ≤ 50%, Ta = 25°C, t =<br>1min (see note 1)                                                           |
| VISO_AC                | Withstand insulation voltage<br>AC | 1500 <sup>1</sup> |                   |                  | $V_{\text{RMS}}$ | RH ≤ 50%, Ta = 25°C, t =<br>1min (see note 1)                                                           |
| RIO_ISO                | Resistance (input to output)       |                   | TBD <sup>1</sup>  | TBD <sup>1</sup> | Ω                | VIO = 250VDC (note 1)                                                                                   |
| СМ                     | Common mode transient              |                   | 10.0 <sup>2</sup> |                  | kV/µs            | (see note 2)                                                                                            |

<sup>1</sup> Device is considered a two terminal device: Primary pins are shorted together and Secondary pins are shorted together. <sup>2</sup> All outputs to remain within ±3% tolerance during transient.



## FUNCTIONAL DESCRIPTION

Figure 2 shows the block diagram of the AS14x1. The individual blocks are described in greater detail in the following paragraphs.

(Please also refer to these separate Akros documents for the AS14x1: AN0xx for a detailed Design Guide and AN0xx for a detailed Software Users Guide.)

## ISOLATION

As shown in Figure 2 the AS14x1 is divided internally into Primary and Secondary sides. All signals that interconnect the Primary and Secondary sides are isolated using Akros *GreenEdge*<sup>™</sup> technology eliminating the need for opt-isolators in both analog power control loop and the digital I<sup>2</sup>C paths between Primary and Secondary ground planes.

#### Figure 2 - AS14x1 Block Diagram



<sup>1</sup> See the Application Diagram (**Figure** 16) for device usage in designs requiring sustained input voltage > 57V



#### PWM Clock Generation

Figure 3 shows the AS14x1 PWM Clock Generation block diagram. During power-up, local oscillators on both sides of the isolation boundary provide separate clocks for Primary-side and Secondary-side PWMs. After power-up internal cross-isolation management automatically transitions all AS14x1 PWM clocks such that the Secondary-side oscillator becomes the master, and sources multi-phase clocks to both Primary and Secondary PWMs.

#### PWM Clock Frequency Configuration

Frequencies of the AS14x1 PWM clock1 are set with resistors connected to the PRI\_DIV and SEC\_DIV pins as shown in Table 11.

#### External Clock Source (CLK IN)

For additional EMI management, the CLK\_IN pin provides an optional input for an external clock source to govern overall device timing. If used the local Secondary-side oscillator is

Figure 3 - PWM Clock Generation Block Diagram

slated to CLK\_IN, therefore Primary-side and Secondary-side PWM clocks are slaved to CLK\_IN after power-up. The CLK\_IN frequency should be 25MHz.

#### EMI Performance Control

A multi-phase clocking technique is used to generate the clocks for the Primary DC-DC controller. This improves Electromagnetic (EM) radiation performance by reducing common mode noise and also reduces the size of external capacitors.

As an additional technique to reduce PWM clock induced harmonics in the power supplies, Fractional-N spread-spectrum modulation (set at 10%) is the default PWM clocking for all AS14x1 devices. The modulation type, percentage, and usage can be user programmed via I<sup>2</sup>C register setup.



#### Table 11 - PWM Clock Rate Configuration

| AS14v1 Maatar Cleak Bata - Internal, or 25MHz if using CLK, IN | PRI_     | DIV Resist | or (Ω)             |          |
|----------------------------------------------------------------|----------|------------|--------------------|----------|
| AS14x1 Master Clock Rate = Internal, or, 25MHz if using CLK_IN | 12.4K    | 43.2K      | 68.1K              | 100.0K   |
| SEC_DIV Resistor<br>(Ω)                                        |          |            | Clock Rate<br>(Hz) |          |
| 12.4K                                                          | reserved | 521        | 417                | 347      |
| 43.2K                                                          | 347      | 260        | 208                | 174      |
| 68.1K                                                          | 231      | 174        | 139                | 116      |
| 100.0K                                                         | 174      | 130        | 104                | reserved |



#### Power Output Vout

As described in the previous section, the Primary and Secondary-side PWM clocks are generated and automatically synchronized across the integrated isolation barrier.

Figure 4 shows a typical synchronous Fly back design topology for the Output.

Three power control loop operations take place:

- Primary-side DC-DC controller FET driver switches the primary-side power FET from a loop error controlled PWM.
- Secondary-side sync controller FET driver switches the Secondary-side power FET to complete the Fly back power transfer cycle.
- The automated AS14x1 isolation management transmits Secondary-side loop feedback to the Primary-side PWM.
   Typical isolated synchronous Flyback applications are shown in more detail in Figure 15 and Figure 16.



Figure 4 - Power Output Block Diagram

#### Primary-side DC-DC Controller

The Primary-side DC-DC Controller is a current-mode DC-DC controller which is easily configured with a minimal set of external components. Isolation is provided by the internal Akros *GreenEdge*<sup>TM</sup> circuitry which eliminates the need for external opto-isolators.

The Primary-side DC-DC Controller includes: externally controlled soft start, 80% maximum duty cycle, fixed (after resistor programming) switching frequency and a true voltage output error amplifier.

#### Soft-Start Inrush Current Limit

Internal circuitry automatically controls the inrush current ramp by limiting the maximum current allowed in the transformer primary at startup. The amount of time required to perform this soft-start cycle is determined by a capacitor on the CSS pin. A CSS capacitor of 330nF provides approximately 7ms of soft startup ramp time.

#### Current-Limit and Current Sense

The primary side controller provides cycle-by-cycle current limiting to ensure the transformer primary current limits are not exceeded through use of an external resistor on ISENSEP. In addition, the maximum average current in the transformer primary is set by internal PWM duty cycle limits.

A short-circuit event is declared by the primary controller if this ISENSEP sensed current limit is triggered on more than 50% of the clock cycles within any 64 cycle window. Once a short-circuit event has been declared, the output will shut off for 1024 cycles before a restart is attempted. This process will repeat indefinitely until the output short is removed.

#### Secondary-side Sync Controller

The efficiency of Output can be optimized by designing a non-overlapping solution for the external FETs on the Primary side and Secondary side of the PD power transformer. The FET sync and overlap delays, as shown in Figure 4, are controlled by the designer to compensate for rise, fall, and delay times for both Primary and Secondary-side external power FETs. See Table 12 and note the delay timing limit: (Tsync + Tovl)  $\leq 25$ ns.



The required resistors at SYNC\_DLY and SYNC\_OVL to implement the desired Tsync and Tovl timing are then calculated; see an example in Table 13. Please also refer to the Akros application note 1431 for a detailed Design Guide. The filter capacitors to SGND for these pins (see Figure 4) are 1nF, typical.

#### Table 12 – Sync & Overlap Delay Timing Limit

| Sync Delay | Overlap Delay | Delay Timing Limit        |
|------------|---------------|---------------------------|
| (ns)       | (ns)          | (ns)                      |
| Tsync      | ΤονΙ          | $(Tsync + Tovl) \le 25ns$ |

#### Table 13 - SYNC\_DLY & SYNC\_OVL Resistor Calculation Example

| Desired<br>SYNC<br>Delay<br>(ns) | Desired<br>Overlap<br>Delay<br>(ns) | Delay<br>Timing<br>Limit<br>Check<br>(ns)   | SYNC_DLY<br>Resistor<br>Required<br>(Ω)            | SYNC_OVL<br>Resistor<br>Required<br>(Ω)  |
|----------------------------------|-------------------------------------|---------------------------------------------|----------------------------------------------------|------------------------------------------|
| Tsync                            | ΤονΙ                                | ( <b>Tsync</b><br>+ <b>Tovl</b> )<br>≤ 25ns | R <sub>SYNC_DLY</sub><br>= (Tsync +<br>Tovl) x 2ΚΩ | R <sub>SYNC_OVL</sub><br>= TovI x<br>2KΩ |
| 10ns                             | 15ns                                | Ok                                          | 50KΩ                                               | 30KΩ                                     |

#### Compensation and Loop Feedback

The output has two power compensation and feedback mechanisms:

- Adaptive slope compensation
- Primary-Secondary control loop based feedback

The adaptive slope compensation automatically provides an optimized ramp framework for the overall loop performance, there are no user settings required.

For the Primary-Secondary control loop the device uses an internal transconductance error amplifier whose output compensates the control loop. An external secondary-side RC compensation network should be connecting to COMP.

The resulting loop feedback path through the internal isolation channel to the primary-side PWM is automatic and completely user transparent.

Voltage feedback input is provided at the FB pin. At FB, an internal reference of 1V (nominal) is compared to a resistor divided voltage from the Output. This sets the desired Output voltage level. With the top resistor in the feedback divider designated R2 and the bottom resistor designated R1 (Again refer to Figure 4) the programmed voltage for the Output is equal to Vref times (R1+R2)/R1. So, for example, with R1=5K, R2=20K, and Vref=1V, the output voltage is set to 5V.

#### Low-load Current Operation - DCM

The output uses both DCM and Pulse Skipping (Burst Mode) design techniques to optimize power efficiency. When a low-load output power condition is detected, the Controller automatically enters a discontinuous current mode (DCM) of operation.

#### **Over-voltage Protection**

The output has a built-in over-voltage monitor set to +10% of nominal voltage. If tripped, the output shuts down until within +5% of the nominal voltage at which point normal operation is then resumed.

If Voltage Margining is used (see Software Mode Operation) the over-voltage protection tracks to the margining selected.

#### HARDWARE MODE OPERATION

The Hardware mode of operation is designed to provide basic control and status of the device via hardware (pin) control signals. Hardware mode functions and operation are described below.

(Please also refer to the Akros document AN0xx for a detailed Design Guide.)

# Device Initialization & Hardware Mode Selection

Primary-side digital logic is initialized while the MODE pin is Low, A required external capacitor between MODE and PGND provides the power-on reset input required to initialize the device.

Hardware (HW) mode is selected when the MODE pin is also pulled-up High (in addition to the power-on reset capacitor to PGND). The VDD3V\_OUT pin can be used for the MODE pin pull-up power source by using a 17.8K $\Omega$  (maximum) resistor from MODE to VDD3V\_OUT.

Secondary-side digital logic is initialized while the SEC\_EN pin is Low, a required external capacitor between SEC\_EN and SGND will provide the power-on reset input required to initialize the secondary-side.



Figure 5 – HW Mode Power Output Sequencing Example



#### HW Mode Power Monitoring (PGOOD)

The Output is monitored for power good status. Once it reaches a stable state, its internal power good status signal is asserted. An output's power good is declared (good) at +/- 5% and at fault (bad) at +/- 10% of final voltage value. In either transition case (good to/from bad), continuous operation of  $10\mu$ S is required before the state change is declared. The user sees the resulting status on the PGOOD pin (10ms minimum pulse).

In Hardware mode, the PGOOD pin is the logical AND of the Power Output and any Watchdog timeout events (if enabled) as shown in Figure 6.



#### Figure 6 - Hardware Mode PGOOD Generation

#### HW Mode Watchdog Timer

#### Watchdog Configuration

The Watchdog timer is configured by the WD\_MODE pin as follows:

- When the WD\_MODE pin is set High the Watchdog timer is set for a 32 second timeout period.
- When the WD\_MODE pin is floating the Watchdog timer is set for a 1 second timeout period.
   Decoupling the pin to PGND is also required.
- When the WD\_MODE pin is set Low the Watchdog timer function is disabled.

#### Watchdog service

The Watchdog timer is serviced by pulsing the WDOG pin for at least 100ns (here a pulse is defined as a continuous level of either polarity after the 1st edge). Correct platform usage is to service before the watchdog timeout period expires.

#### Watchdog timeout

If the Watchdog times out, the following occur:

- The PGOOD pin is pulsed Low for 10ms (min). If coincident with any voltage fault events the PGOOD output pulse could be longer. This pulse can be used for PD platform level alarm or reset.
- Operation of the Watchdog timer is automatically initialized and restarted.

#### HWMode General-Purpose I/O Operation

In Hardware mode, the GPIO pins provide a means for controlling and monitoring isolated primary-side signals from the secondary-side of the AS14x1.

The secondary-side GPOS and GPIS pins map to the primary-side pins GPIP and GPOP as shown in Figure 7.



Figure 7 - Hardware Mode GPIO Pin Mapping

#### SOFTWARE MODE OPERATION

Software mode operation allows a host controller to access the AS1451/31 internal registers via an  $I^2C$  interface. Access to these registers provides extensive status and control functions. Software mode functions and operation details are described below.

(Please also refer to the Akros document AN0xx for a detailed Software Users Guide.)

# Device Initialization and Software Mode Selection

Primary-side digital logic is initialized while the MODE pin is Low, A required external capacitor between MODE and PGND provides the power-on reset input required to initialize the device.

Software (SW) mode is selected when the MODE pin uses just this initialization capacitor.

Secondary-side digital logic is initialized while the SEC\_EN pin is Low, a required external capacitor between SEC\_EN and SGND will provide the power-on reset required to initialize the secondary-side.







#### SW Mode Power Status Monitoring (PGOOD)

The output is monitored for power good status. Once a supply output reaches a stable state its internal power good status signal is asserted. An output's power status is declared good at +/- 5% and at fault (bad) at +/- 10% of final voltage value. In either transition case (good to/from bad) a continuous operation of  $10\mu$ S is required before state change is declared.

As shown in Figure 6, once the output is good the user will see the resulting device power status on both the PGOOD pin and the Global PGOOD bit of Register 00h.

Power Good status is available in the Alarms and Power Status register (00h).

Operation of the PGOOD pin is defined by register 03h as shown in Table 20. Register 03h allows the user to exclude the output's power good status from affecting the PGOOD pin by clearing the associated output mask bit.

In addition, the Watchdog timer status can be included / excluded in the PGOOD pin logic. Register 04h, bit 2 allows the user to either mask or allow a Watchdog timeout to generate a PGOOD pulse.

The PGOOD pin can be used as part of a board reset logic chain as it is asserted (High) only when the enabled power output is stable.

Power voltage monitoring will not restart the output. Also, a PGOOD fault will restore all registers except the history register (Reg 05h) to default state unless bit 4 in the device control register (Reg 06h) is set.

#### **History Register**

The PGOOD & Watchdog History register (05h) is used to identify the source of a PGOOD fault. One bit is provided for the power output and one for the Watchdog timer. In the event of a PGOOD fault, the bit corresponding to the source of the PGOOD fault is set.

Once set these bits are latched, they will not change even after the PGOOD fault is resolved unless there is a user command to do so. Therefore the user must clear this register as desired. The PGOOD & Watchdog History register is described in Table 22.

#### SW Mode Power Margining

The Output has a margining range of -5% to +5%.

It is configured via the Margin Control registers 0Eh and 0Fh. This feature allows engineering and/or manufacturing testing where, for example, it is useful to make test adjustments to compensate for PC board trace IR drops. See Table 28 and 29 for details.

#### SW Mode EMI Performance Control

As an additional technique to reduce PWM clock induced harmonics in the power supplies, Fractional-N spread-spectrum modulation (set at 10%) is the default PWM clocking for all AS14x1 devices. In the AS1431 and AS1451

Software mode devices modulation type, percentage, and usage can be user programmed via I<sup>2</sup>C register setup.

The AS1451 and AS1431 provide two user controlled methods to generate PWM spread-spectrum clocks for optimum EM radiation performance: PRBS Randomization and Fractional-N.

#### **PWM Clocks - PRBS Randomization**

This technique enables a randomized PRBS sequence to modulate the clocks thus spreading the noise across the band and reducing the peaks. PRBS randomization is selected via register 0Ah as shown in Table 27.

#### PWM Clocks - Fractional-N

Fractional-N clocking provides an "FM like" modulation on the PWM clocks that spreads out the spectral energy thereby reducing peaks in EMI tested frequency bands. One of three modulation rates for this technique can be selected via register 0Ah as shown in Table 27.

#### SW Mode General-Purpose I/O & ADC

As shown in Figure 9, the GPOP, GPIP, and ADCIN pins provide a means for controlling and monitoring isolated Primary-side signals from the Secondary side of the AS1451/31. GPIO and A/D functions are updated automatically at a 100Hz (minimum) rate, and may be accessed at any valid I<sup>2</sup>C clock rate.

#### General-Purpose I/O Pins

The GPOP bit in the Device Control register (06h) specifies the state of the GPOP output pin. The state of GPIP input pin is reflected in GPIP bit located in the same register. Maximum measurement latency is defined in Table 5.

#### General-Purpose ADC (ADCIN Pin)

The Primary-side ADCIN pin is an input to an internal A/D converter with a continuous sample/conversion rate. The A/D process is automatic and therefore requires no user action to initiate. This internal 8-bit A/D sub-system contains a successive approximation A/D, track/hold circuitry, internal voltage reference, and conversion clocking. Reading the converted value is done in the A/D Voltage register (08h). Maximum measurement latency is found in Table 5.

In addition, the A/D Alarm Threshold register (09h) allows the user to specify a maximum A/D value that when exceeded automatically sets the A/D Over-threshold Alarm bit in register 00h.





Figure 9 - GPIO and ADC Pin Mapping

#### SW Mode Watchdog Timer Operation

The Watchdog timer is serviced using either the WDOG pin or the Watchdog Service Control bit in Register 04h. Correct platform usage is to service before the watchdog timeout occurs.

If a Watchdog timeout occurs, the PGOOD pin can generate an output pulse (10ms minimum) that may be used for PD platform level alarm or reset. In addition, an interrupt can be generated and the status can be interrogated by querying the Interrupt Status register (02h) which has a bit to indicate Watchdog timeout.

#### Watchdog Timer Modes

In Software mode (MODE pin Floating with cap to PGND), the WD\_MODE pin selects one of three Watchdog timer operating modes as follows:

#### Watchdog Timer Function Disabled

When the WD\_MODE pin is set Low, the Watchdog timer function is disabled.

#### Watchdog Timer Enabled at Startup

When the WD\_MODE pin is connected to an external capacitor (to PGND), the watchdog timer function is enabled at startup. At startup the watchdog timeout counter defaults to the maximum period of 32 seconds. The timeout period may be changed via the Watchdog Timeout register (07h) as described below.

#### Watchdog Timer Disabled at Startup

Setting the WD\_MODE pin High disables the Watchdog timer function at startup and can only be enabled through software. At startup the watchdog timeout counter defaults to the

maximum period of 32 seconds. Once the Watchdog is enabled the timeout period may be changed via the Watchdog Timeout register (07h) as described below.

#### Watchdog Timer Operation

#### Watchdog Enable

Enabling of the watchdog function in software must be done with two consecutive writes as follows:

- 1. The first write is to the Watchdog register (04h) bit "Enable Watchdog", plus any other Watchdog bit masks (for Interrupts, PGOOD, and Register Reset functionality).
- 2. The next write must be to register 00h with the value BBh with no other intervening read or write operation to the AS1451/34. The time between the two writes can be infinite, but the operation will not be enabled until the second write. If a write/read occurs to any other register or if a write occurs but the value is NOT BBh, the Enable Watchdog bit is cleared.

Note that once enabled, watchdog operation cannot be disabled.

#### Watchdog Service

To service the watchdog via software, the user must issue two consecutive writes as follows:

- 1. The first write is to the Watchdog register (04h) bit "Watchdog Service Control".
- 2. The next write must be to register 00h with value AAh with no other intervening read or write operation to the AS1451/34. The time between the two writes can vary; however, the second write must be completed before a watchdog timeout occurs. If the watchdog times out before the second write or the second write is not to the 00h register or the data value is not "AAh", then the service request to the watchdog timer is cancelled.

To service the watchdog via hardware (a valid operation in Software mode) the WDOG pin must be pulsed for at least 100ns (continuous pulse of either polarity after the 1st edge). Correct platform usage is to service before the watchdog timeout period expires.

#### Watchdog Timeout Period

At startup the watchdog timeout counter defaults to the maximum period of 32 seconds. The current user programmed value in the Watchdog Timeout register (07h) is always used for watchdog timeouts. A value of FFh in this register gives the maximum timeout of 32 seconds. A value 01h sets the minimum period of 125ms. Note that 00h is reserved and is not to be used. Intervening values are multiples of 125ms (e.g. a value of 04h = 500ms).



#### Watchdog Timeout

If the Watchdog times out, the following occur:

- The Watchdog Timeout bit in the History register (05h) is set.
- If the Watchdog Interrupt mask bit is set (register 04h) and interrupts are enabled, the Watchdog Timeout bit in the Interrupt Status register (02h) is set and the INTB pin is driven Low.
- If the Watchdog PGOOD mask bit is set (register 04h), a 10ms (min.) Low pulse is output at the PGOOD pin. If coincident with other voltage fault events the PGOOD output pulse could be extended.
- If the Watchdog Register Reset mask bit is NOT set (register 04h), the AS1451/34 registers are reset. This resets the Watchdog Timeout register value to 32 seconds. (Note that an independent PGOOD fault will also reset the registers unless bit 4 in device control register, Reg 06h, is set).
- If the Watchdog Register Reset mask bit is set (register 04h), operation of the Watchdog timer is automatically initialized, with the currently programmed value, and restarted.

#### SW Mode Interrupt Operation

Interrupts are disabled after a device power on. The Device Control register (06h) is used to enable (or disable) interrupts at a global device level.

The Interrupt Mask (01h) and Interrupt Status (02h) registers are used to enable alarms and service any resulting alarms.

#### **Interrupt Masking**

Positive masking is used; therefore a "1" indicates that the specified fault or alarm will cause an interrupt. Interrupts (except for watchdog timeout) are level-driven, thus if a fault condition is active upon enabling it will immediately generate an interrupt.

#### **Interrupt Status**

A read from the Interrupt Status register will return the conditions which have caused an interrupt, and will immediately clear all such pending interrupts. Note that interrupts (except for watchdog timeout) are level driven, so if a fault condition still exists upon interrupts being cleared an interrupt will be re-asserted after a minimum off time of 10µs.

### <u>f<sup>2</sup>C Interface</u>

The AS1451/34 provides a standard  $I^2C$  compatible slave interface that allows a host controller (master) to access its single-byte registers. Note the requirement of "Repeated Start" for  $I^2C$  reads.

The Primary-side GPIO pin read/write or ADCIN pin conversion read/write have a 10ms (maximum) pin-to/from-register timing.

The AS1451/31 registers are summarized in Table 16 and described in Table 17 through Table 29.

The I<sup>2</sup>C interface is active when the AS1451/31 is in Software mode. There are four pins associated with the I<sup>2</sup>C interface:

- SDIO: bi-directional serial data
- SCL: clock input
- INTB: interrupt output
- I2C\_ADR: device address configuration

#### Start/Stop Timing

The master device initiates and terminates all I<sup>2</sup>C interface operations by asserting Start and Stop conditions respectively.

As shown in Figure 10, a START condition is specified when the SDIO line transitions from High-to-Low while the clock (SCL) is High. A STOP condition is specified when SDIO transitions from Low-to-High while SCL is High.

#### **Data Timing**

As shown in Figure 10, data on the SDIO line may change only when SCL is Low and must remain stable during the High period of SCL. All address and data words are serially transmitted as 8-bit words with the MSB sent first.

#### Acknowledge (Ack)

ACK and NACK are generated by the addressed device that receives data on SDIO. After each byte is transmitted, the receiving interface sends back an ACK to indicate the byte was received. As shown in Figure 11, to generate an ACK, the transmitter first releases the SDIO line (High) during the Low period of the ACK clock cycle. The receiver then pulls the SDIO line Low during the High period of the clock cycle.

A NACK occurs when the receiver does NOT pull the SDIO line Low during the High period of the clock cycle.

Device address/operation words, register address words, and write data words are transmitted by the master and are acknowledged by the AS1451/34. Read data words transmitted by the device are also acknowledged by the master.











Figure 11 - I<sup>2</sup>C Acknowledge Timing



#### **Device Address Configuration**

The  $I^2C$  interface is designed to support a multi-device bus system. At the start of an  $I^2C$  read or write operation, the AS1451/31 compares its configured device address to the address sent by the master. The AS1451/31 will only respond (with ACK) when the addresses match.

The device address consists of 7 bits plus a read/write bit. As shown in Table 14 bits A7, A6, A5 and A4 of the AS1451/31 device address are internally fixed to values A7 = 0, A6 = 1, A5 = 0 and A4 = 0.

The I2C\_ADR pin is used to configure bits A3 thru A1 (using an external resistor). The device establishes the bit values of A3 thru A1 during start-up by measuring current flow through this resistor.

Note that A0 functions as the read/write operation bit.

Table 14 - AS1451/31 Device Address Configuration

| Bit | Function         | Description                       |
|-----|------------------|-----------------------------------|
| A7  | Fixed device     | Internally fixed to 0             |
| A6  | address bits     | Internally fixed to 1             |
| A5  |                  | Internally fixed to 0             |
| A4  |                  | Internally fixed to 0             |
| A3  | Configurable     | Device address bits A3, A2 and A1 |
| A2  | device           | are configured by connecting a 1% |
| A1  | address bits     | resistor between pin I2C_ADR and  |
|     |                  | ground (PGND) as follows:         |
|     |                  | 100KΩ sets A3, A2, A1 = 1,1,1     |
|     |                  | 86.6KΩ sets A3, A2, A1 = 1,1,0    |
|     |                  | 75.0KΩ sets A3, A2, A1 = 1,0,1    |
|     |                  | 61.9KΩ sets A3, A2, A1 = 1,0,0    |
|     |                  | 49.9KΩ sets A3, A2, A1 = 0,1,1    |
|     |                  | 37.4KΩ sets A3, A2, A1 = 0,1,0    |
|     |                  | 29.4KΩ sets A3, A2, A1 = 0,0,1    |
|     |                  | 12.4KΩ sets A3, A2, A1 = 0,0,0    |
| A0  | $R/\overline{W}$ | Specifies read or write operation |

#### **Device Address/Operation Word**

Following a START condition the host transmits an 8-bit device address/operation word to initiate a read or write operation. This word consists of a 7-bit device address and the read/write operation bit as shown in Figure 12.

The AS1451/31 compares the received device address with its configured device address and sends back an ACK only when the addresses match.

Bit A0 is the read/write operation bit. A read operation is specified when the  $R/\overline{W}$  bit is set High; a write operation when set Low.



#### **Register Address Word**

For write operations (after the AS1451/31 acknowledges receipt of the Device Address/Write Word) the master sends the target 8-bit register address word to specify the AS1451/31 register to be accessed. Table 15 specifies the valid AS1451/31 register addresses.

#### Data Word

The 8-bit data word contains read/write data. Data is transferred with the MSB sent first.

#### Write Cycle

Figure 13 illustrates the sequence of operations to perform an AS1451/31 register write cycle.

#### **Read Cycle**

Figure 14 illustrates the sequence of operations to perform an AS1451/31 register read cycle. Note that the master must first perform a "dummy write" operation to write the AS1451/34 internal address pointer to the target register address.

After the AS1451/31 sends back an ACK, the master sends a repeated START, followed by a device address read word (

R/W bit = 1). The AS1451/31 then transmits an ACK followed by the data word that reflects the contents of the target register. Upon receipt of the register address word, the AS1451/31 sends back an ACK.





| I <sup>2</sup> C Register Address Word |    |    |    |    |    |    |    | Selected<br>AS1451/34<br>Register<br>(Hex) |    |
|----------------------------------------|----|----|----|----|----|----|----|--------------------------------------------|----|
| ŀ                                      | ٩7 | A6 | A5 | A4 | A3 | A2 | A1 | A0                                         |    |
| (                                      | )  | 0  | 0  | 0  | 0  | 0  | 0  | 0                                          | 00 |
| (                                      | )  | 0  | 0  | 0  | 0  | 0  | 0  | 1                                          | 01 |
| (                                      | )  | 0  | 0  | 0  | 0  | 0  | 1  | 0                                          | 02 |
| (                                      | )  | 0  | 0  | 0  | 0  | 0  | 1  | 1                                          | 03 |
| (                                      | )  | 0  | 0  | 0  | 0  | 1  | 0  | 0                                          | 04 |
| (                                      | )  | 0  | 0  | 0  | 0  | 1  | 0  | 1                                          | 05 |
| (                                      | )  | 0  | 0  | 0  | 0  | 1  | 1  | 0                                          | 06 |
| (                                      | )  | 0  | 0  | 0  | 0  | 1  | 1  | 1                                          | 07 |
| (                                      | )  | 0  | 0  | 0  | 1  | 0  | 0  | 0                                          | 08 |
| (                                      | )  | 0  | 0  | 0  | 1  | 0  | 0  | 1                                          | 09 |
| (                                      | )  | 0  | 0  | 0  | 1  | 0  | 1  | 0                                          | 0A |
| (                                      | )  | 0  | 0  | 0  | 1  | 0  | 1  | 1                                          | OB |
| (                                      | )  | 0  | 0  | 0  | 1  | 1  | 0  | 0                                          | 0C |
| (                                      | )  | 0  | 0  | 0  | 1  | 1  | 0  | 1                                          | 0D |
| (                                      | )  | 0  | 0  | 0  | 1  | 1  | 1  | 0                                          | OE |
| (                                      | )  | 0  | 0  | 0  | 1  | 1  | 1  | 1                                          | OF |
|                                        |    |    |    |    |    |    |    |                                            |    |



Figure 13 - I<sup>2</sup>C Interface Write Cycle Timing



Figure 14 - I<sup>2</sup>C Interface Read Cycle Timing (with Repeated Start)





## REGISTER DESCRIPTIONS

The AS1451/31 contains 16 single byte (8-bit) registers. The registers are accessible via the  $I^2C$  interface when Software mode is enabled.

Table 16 provides a summary of AS1451/31 registers and bit map.

Table 17 through Table 29 provides detailed description of the function and operation of each register.



1

| Table 16 - AS<br>Register               | Fable 16 - AS1451/31 Register and Bit Summary <sup>1</sup> Register       Addr         Access       Data Bits |               |            |                        |                                 |                           |                                    |                                     |                                       |                                |
|-----------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------|------------|------------------------|---------------------------------|---------------------------|------------------------------------|-------------------------------------|---------------------------------------|--------------------------------|
|                                         | (hex)                                                                                                         |               | D7         | D6                     | D5                              | D4                        | D3                                 | D2                                  | D1                                    | D0                             |
| Alarms<br>and Power<br>Status           | 00                                                                                                            | Read-<br>Only | reserved   | Over-<br>Temp<br>Alarm | A/D Over-<br>Threshold<br>Alarm | reserved                  | reserved                           | reserved                            | Output<br>Fault                       | Global<br>PGOOD<br>Fault       |
| Interrupt<br>Mask                       | 01                                                                                                            | R/W           | reserved   | Over-<br>Temp<br>Alarm | A/D Over-<br>Threshold<br>Alarm | reserved                  | reserved                           | reserved                            | Output<br>Fault                       | reserved                       |
| Interrupt<br>Status                     | 02                                                                                                            | Read-<br>Only | reserved   | Over-<br>Temp<br>Alarm | A/D Over-<br>Threshold<br>Alarm | reserved                  | reserved                           | reserved                            | Output<br>Fault                       | Watchdog<br>Timeout            |
| PGOOD<br>Voltage<br>Masks               | 03                                                                                                            | R/W           | reserved   | reserved               | reserved                        | reserved                  | reserved                           | reserved                            | Output<br>Mask                        | reserved                       |
| Watchdog<br>Enable,<br>Mask,<br>Service | 04                                                                                                            | R/W           | reserved   | reserved               | reserved                        | Watchdog<br>Enable        | Watchdog<br>Interrupt<br>Mask      | Watchdog<br>PGOOD<br>Mask           | Watchdog<br>Register<br>Reset<br>Mask | Watchdog<br>Service<br>Control |
| PGOOD &<br>Watchdog<br>History          | 05                                                                                                            | R/W           | reserved   | reserved               | reserved                        | reserved                  | reserved                           | reserved                            | Output<br>caused<br>PGOOD<br>fault    | Watchdog<br>Timeout<br>elapsed |
| Device<br>Control<br>and I/O<br>Status  | 06                                                                                                            | R/W           | reserved   | Reset all registers    | Enable<br>Interrupts            | Disable<br>PGOOD<br>reset | reserved                           | reserved                            | GPOP                                  | GPIP                           |
| Watchdog<br>Timeout                     | 07                                                                                                            | R/W           | WDOG tim   | eout counte            | er (8 bits, in 1                | 25ms increm               | ents)                              |                                     |                                       |                                |
| ADCIN<br>Voltage<br>Read                | 08                                                                                                            | Read-<br>Only | ADCIN pin  | input voltag           | je measurem                     | ent (8 bits)              |                                    |                                     |                                       |                                |
| ADCIN<br>Alarm<br>Threshold             | 09                                                                                                            | R/W           | Alarm Thre | shold for Al           | DCIN (8 bits)                   |                           |                                    |                                     |                                       |                                |
| System<br>Clock<br>Control              | 0A                                                                                                            | R/W           | reserved   | reserved               | reserved                        | reserved                  | PWM<br>Clock<br>Modulate<br>Enable | PWM<br>Clock<br>Modulate<br>Type    | PWM Clock<br>Amount<br>D1, D0         | Modulation                     |
| Outputs<br>Margin<br>Control            | 0E                                                                                                            | R/W           | reserved   |                        | reserved                        |                           | reserved                           | Output<br>Voltage Ma<br>(D2, D1, D0 |                                       |                                |

<sup>1</sup>In addition to the "reserved" register bits shown, registers 0B-0D(hex) are also reserved and should not be used.

#### Table 17 - Alarms and Power Status (Read-Only) - 00h

| Bit | Function                 | Description                                                                      | Reset State |
|-----|--------------------------|----------------------------------------------------------------------------------|-------------|
| D7  | reserved                 | do not write to this data bit                                                    | 0           |
| D6  | Internal Over-temp Alarm | 1 = Temp has tripped warning Threshold<br>0 = No alarm                           | 0           |
| D5  | A/D Threshold Alarm      | 1 = A/D measurement is > A/D Alarm Threshold register<br>setting<br>0 = No alarm | 0           |
| D4  | reserved                 | do not write to this data bit                                                    | 0           |
| D3  | reserved                 | do not write to this data bit                                                    | 0           |
| D2  | reserved                 | do not write to this data bit                                                    | 0           |
| D1  | Power Output Fault       | 1 = Output #1 Fault, not within spec<br>0 = Output in spec                       | 0           |



| D0 | Global PGOOD Fault | 1 = Output not within spec<br>0 = Outputs within spec | 0 |
|----|--------------------|-------------------------------------------------------|---|
|    |                    | · · ·                                                 | · |

#### Table 18 - Interrupt Mask (R/W) - 01h

| Bit | Function                          | Description (see also Alarms and Power Reg)                                                       | Reset State |
|-----|-----------------------------------|---------------------------------------------------------------------------------------------------|-------------|
| D7  | reserved                          | do not write to this data bit                                                                     | 0           |
| D6  | Internal Over-temp Alarm          | 1 = mask on (interrupt possible)<br>0 = masked off (no interrupt possible)                        | 0           |
| D5  | A/D Threshold Alarm               | <ul><li>1 = mask on (interrupt possible)</li><li>0 = masked off (no interrupt possible)</li></ul> | 0           |
| D4  | reserved                          | do not write to this data bit                                                                     | 0           |
| D3  | reserved                          | do not write to this data bit                                                                     | 0           |
| D2  | reserved                          | do not write to this data bit                                                                     | 0           |
| D1  | Interrupt upon Power Output Fault | 1 = mask on (interrupt possible)<br>0 = masked off (no interrupt possible)                        | 0           |
| D0  | reserved                          | do not write to this data bit                                                                     | 0           |

#### Table 19 - Interrupt Status (Read-Only) - 02h

| Bit | Function                 | Description (see also Alarms and Power Reg) | Reset State |
|-----|--------------------------|---------------------------------------------|-------------|
| D7  | reserved                 | do not write to this data bit               | 0           |
| D6  | Internal Over-temp Alarm | 1 = Fault<br>0 = normal operation           | 0           |
| D5  | A/D Threshold Alarm      | 1 = Fault<br>0 = normal operation           | 0           |
| D4  | reserved                 | do not write to this data bit               | 0           |
| D3  | reserved                 | do not write to this data bit               | 0           |
| D2  | reserved                 | do not write to this data bit               | 0           |
| D1  | Power Output Fault       | 1 = Fault<br>0 = normal operation           | 0           |
| D0  | Watchdog Timeout         | 1 = Timeout<br>0 = no timeout               | 0           |

#### Table 20 - PGOOD Voltage Masks (R/W) - 03h

| Bit | Function                     | Description                                    | Reset State |
|-----|------------------------------|------------------------------------------------|-------------|
| D7  | reserved                     | do not write to this data bit                  | 0           |
| D6  | reserved                     | do not write to this data bit                  | 0           |
| D5  | reserved                     | do not write to this data bit                  | 0           |
| D4  | reserved                     | do not write to this data bit                  | 1           |
| D3  | reserved                     | do not write to this data bit                  | 1           |
| D2  | reserved                     | do not write to this data bit                  | 1           |
| D1  | Output masked from PGOOD pin | 1= Output part of PGOOD pin or register status | 1           |
|     |                              | 0= Output not part of PGOOD                    |             |
| D0  | reserved                     | do not write to this data bit                  | 0           |





|     | - Watchdog Enable, Mask, Service |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             |
|-----|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| Bit | Function                         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Reset State |
| D7  | reserved                         | do not write to this data bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0           |
| D6  | reserved                         | do not write to this data bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0           |
| 05  | reserved                         | do not write to this data bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0           |
| )4  | Watchdog Enable                  | To change D4, D3, D2, or D1 a two stage write operation                                                                                                                                                                                                                                                                                                                                                                                                                                                           | D4 = 0      |
| )3  | Watchdog Interrupt Mask          | must occur:<br>Stage 1. The Watchdog Enable bit (D4) must be set                                                                                                                                                                                                                                                                                                                                                                                                                                                  | D3 = 0      |
| 02  | Watchdog PGOOD Mask              | along with any other (D3-D1) desired bit changes. If D4                                                                                                                                                                                                                                                                                                                                                                                                                                                           | D2 = 1      |
| D1  | Watchdog Register Reset Mask     | is not set the entire write operation is ignored.<br>Stage 2. A write to Reg 0 with data BB (hex) must be the<br>next I <sup>2</sup> C operation to this device. If not, write will be<br>ignored.<br>Once this operation is complete (and D4 is set) the D4-<br>D1 bits are sticky and cannot be reset.                                                                                                                                                                                                          | D1 = 0      |
|     |                                  | D4 (Watchdog Enable):<br>1 = enable watchdog countdown operation (timeout<br>value set in watchdog timeout register).<br>0 = watchdog disabled                                                                                                                                                                                                                                                                                                                                                                    |             |
|     |                                  | D3 (Watchdog Interrupt Mask):<br>1 = mask on, interrupt possible<br>0 = masked off, no interrupt possible                                                                                                                                                                                                                                                                                                                                                                                                         |             |
|     |                                  | D2 (Watchdog PGOOD Mask):<br>1 = mask on, Watchdog part of PGOOD operation<br>0 = mask off, Watchdog not part of PGOOD operation                                                                                                                                                                                                                                                                                                                                                                                  |             |
| D0  | Watchdog Service Control         | <ul> <li>D1 (Watchdog Register Reset Disable Mask):</li> <li>1 = mask on, a Watchdog timeout will not reset I<sup>2</sup>C registers</li> <li>0= mask off, a Watchdog timeout will reset I<sup>2</sup>C registers</li> <li>1 = enable software service of Watchdog</li> <li>0 = no software service of Watchdog</li> <li>Servicing the Watchdog is a 2-step procedure, after writing a "1" to this bit the next I<sup>2</sup>C operation to the AS1451/31 must be a write to Reg 0 with data AA (hex).</li> </ul> | 0           |



| Table 2 | Table 22 - PGOOD & Watchdog History (R/W) - 05h |                                      |             |  |  |  |
|---------|-------------------------------------------------|--------------------------------------|-------------|--|--|--|
| Bit     | Function                                        | Description                          | Reset State |  |  |  |
| D7      | reserved                                        | do not write to this data bit        | 0           |  |  |  |
| D6      | reserved                                        | do not write to this data bit        | 0           |  |  |  |
| D5      | reserved                                        | do not write to this data bit        | 0           |  |  |  |
| D4      | reserved                                        | do not write to this data bit        | 0           |  |  |  |
| D3      | reserved                                        | do not write to this data bit        | 0           |  |  |  |
| D2      | reserved                                        | do not write to this data bit        | 0           |  |  |  |
| D1      | Output PGOOD history                            | 1 = Output caused PGOOD fault        | 0           |  |  |  |
|         |                                                 | 0 = Output did not cause PGOOD fault |             |  |  |  |
| D0      | Watchdog history                                | 1 = Watchdog timeout occurred        | 0           |  |  |  |
|         |                                                 | 0 = No Watchdog timeout occurred     |             |  |  |  |

#### Table 23 - Device Control and I/O Status (R/W) - 06h

| Bit | Function                      | Description                                                                                             | Reset State |
|-----|-------------------------------|---------------------------------------------------------------------------------------------------------|-------------|
| D7  | reserved                      | do not write to this data bit                                                                           | 0           |
| D6  | Reset all registers           | 1 = force reset all registers<br>0 = no resets                                                          | 0           |
| D5  | Enable Interrupts             | <ul><li>1 = enable interrupts that are masked on</li><li>0 = no interrupts enabled</li></ul>            | 0           |
| D4  | Disable PGOOD reset           | <ul><li>1 = PGOOD fault will not reset registers</li><li>0 = PGOOD fault will reset registers</li></ul> | 0           |
| D3  | reserved                      | do not write to this data bit                                                                           | 0           |
| D2  | reserved                      | do not write to this data bit                                                                           | 0           |
| D1  | General-Purpose Output (GPOP) | GPOP pin reflects the state of this bit                                                                 | 0           |
| D0  | General-Purpose Input (GPIP)  | This bit reflects the state of the GPIP pin                                                             | 0           |

#### Table 24 - Watchdog Timeout (R/W) - 07h

| Bit | Function                   | Description                                                                                                                                                         | Reset State |
|-----|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| D7  | D7 of 8-bit watchdog timer | Watchdog timeout counter value (125ms increments),<br>used in Software Mode only.<br>FF = max value (32 sec)<br>01 = min value (125ms)<br>00 = reserved, do not use | 1           |
| D6  | D6 of 8-bit watchdog timer | Watchdog timeout counter value (125ms increments),<br>used in Software Mode only.<br>FF = max value (32 sec)<br>01 = min value (125ms)<br>00 = reserved, do not use | 1           |
| D5  | D5 of 8-bit watchdog timer | Watchdog timeout counter value (125ms increments),<br>used in Software Mode only.<br>FF = max value (32 sec)<br>01 = min value (125ms)<br>00 = reserved, do not use | 1           |



| D4 | D4 of 8-bit watchdog timer | Watchdog timeout counter value (125ms increments),<br>used in Software Mode only.<br>FF = max value (32 sec)<br>01 = min value (125ms)<br>00 = reserved, do not use | 1 |
|----|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| D3 | D3 of 8-bit watchdog timer | Watchdog timeout counter value (125ms increments),<br>used in Software Mode only.<br>FF = max value (32 sec)<br>01 = min value (125ms)<br>00 = reserved, do not use | 1 |
| D2 | D2 of 8-bit watchdog timer | Watchdog timeout counter value (125ms increments),<br>used in Software Mode only.<br>FF = max value (32 sec)<br>01 = min value (125ms)<br>00 = reserved, do not use | 1 |
| D1 | D1 of 8-bit watchdog timer | Watchdog timeout counter value (125ms increments),<br>used in Software Mode only.<br>FF = max value (32 sec)<br>01 = min value (125ms)<br>00 = reserved, do not use | 1 |
| D0 | D0 of 8-bit watchdog timer | Watchdog timeout counter value (125ms increments),<br>used in Software Mode only.<br>FF = max value (32 sec)<br>01 = min value (125ms)<br>00 = reserved, do not use | 1 |



| Table 25 | - ADCIN Voltage (Read-Only) - 08h |                                                                                                                                                                                                                                              |             |
|----------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| Bit      | Function                          | Description                                                                                                                                                                                                                                  | Reset State |
| D7       | D7 of 8-bit voltage measure       | 8-bit measurement of voltage at ADCIN pin (primary<br>side). The A/D runs continuously with a 100Hz sampling<br>rate (minimum), and can be read at full I <sup>2</sup> C speed.<br>FF (hex) = 2.5 V<br>00 (hex) = 0 V<br>step size = 9.80 mV | 0           |
| D6       | D6 of 8-bit voltage measure       | 8-bit measurement of voltage at ADCIN pin (primary<br>side). The A/D runs continuously with a 100Hz sampling<br>rate (minimum), and can be read at full $I^2C$ speed.<br>FF (hex) = 2.5 V<br>00 (hex) = 0 V<br>step size = 9.80 mV           | 0           |
| D5       | D5 of 8-bit voltage measure       | 8-bit measurement of voltage at ADCIN pin (primary<br>side). The A/D runs continuously with a 100Hz sampling<br>rate (minimum), and can be read at full $I^2C$ speed.<br>FF (hex) = 2.5 V<br>00 (hex) = 0 V<br>step size = 9.80 mV           | 0           |
| D4       | D4 of 8-bit voltage measure       | 8-bit measurement of voltage at ADCIN pin (primary<br>side). The A/D runs continuously with a 100Hz sampling<br>rate (minimum), and can be read at full I <sup>2</sup> C speed.<br>FF (hex) = 2.5 V<br>00 (hex) = 0 V<br>step size = 9.80 mV | 0           |
| D3       | D3 of 8-bit voltage measure       | 8-bit measurement of voltage at ADCIN pin (primary<br>side). The A/D runs continuously with a 100Hz sampling<br>rate (minimum), and can be read at full I <sup>2</sup> C speed.<br>FF (hex) = 2.5 V<br>00 (hex) = 0 V<br>step size = 9.80 mV | 0           |
| D2       | D2 of 8-bit voltage measure       | 8-bit measurement of voltage at ADCIN pin (primary<br>side). The A/D runs continuously with a 100Hz sampling<br>rate (minimum), and can be read at full $I^2C$ speed.<br>FF (hex) = 2.5 V<br>00 (hex) = 0 V<br>step size = 9.80 mV           | 0           |
| D1       | D1 of 8-bit voltage measure       | 8-bit measurement of voltage at ADCIN pin (primary<br>side). The A/D runs continuously with a 100Hz sampling<br>rate (minimum), and can be read at full $I^2C$ speed.<br>FF (hex) = 2.5 V<br>00 (hex) = 0 V<br>step size = 9.80 mV           | 0           |
| D0       | D0 of 8-bit voltage measure       | 8-bit measurement of voltage at ADCIN pin (primary<br>side). The A/D runs continuously with a 100Hz sampling<br>rate (minimum), and can be read at full $I^2C$ speed.<br>FF (hex) = 2.5 V<br>00 (hex) = 0 V<br>step size = 9.80 mV           | 0           |



| Table 26 - ADCIN Alarm Threshold (R/W) - 09h |                                     |                                                                                                                                           |             |  |
|----------------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| Bit                                          | Function                            | Description                                                                                                                               | Reset State |  |
| D7                                           | D7 of 8-bit A/D Interrupt Threshold | 8 bit Threshold for A/D Alarm Interrupt (if enabled) from<br>ADCIN input pin.<br>FF (hex) = 2.5V<br>00 (hex) = 0 V<br>step size = 9.80 mV | 1           |  |
| D6                                           | D6 of 8-bit A/D Interrupt Threshold | 8 bit Threshold for A/D Alarm Interrupt (if enabled) from<br>ADCIN input pin.<br>FF (hex) = 2.5V<br>00 (hex) = 0 V<br>step size = 9.80 mV | 1           |  |
| D5                                           | D5 of 8-bit A/D Interrupt Threshold | 8 bit Threshold for A/D Alarm Interrupt (if enabled) from<br>ADCIN input pin.<br>FF (hex) = 2.5V<br>00 (hex) = 0 V<br>step size = 9.80 mV | 1           |  |
| D4                                           | D4 of 8-bit A/D Interrupt Threshold | 8 bit Threshold for A/D Alarm Interrupt (if enabled) from<br>ADCIN input pin.<br>FF (hex) = 2.5V<br>00 (hex) = 0 V<br>step size = 9.80 mV | 1           |  |
| D3                                           | D3 of 8-bit A/D Interrupt Threshold | 8 bit Threshold for A/D Alarm Interrupt (if enabled) from<br>ADCIN input pin.<br>FF (hex) = 2.5V<br>00 (hex) = 0 V<br>step size = 9.80 mV | 1           |  |
| D2                                           | D2 of 8-bit A/D Interrupt Threshold | 8 bit Threshold for A/D Alarm Interrupt (if enabled) from<br>ADCIN input pin.<br>FF (hex) = 2.5V<br>00 (hex) = 0 V<br>step size = 9.80 mV | 1           |  |
| D1                                           | D1 of 8-bit A/D Interrupt Threshold | 8 bit Threshold for A/D Alarm Interrupt (if enabled) from<br>ADCIN input pin.<br>FF (hex) = 2.5V<br>00 (hex) = 0 V<br>step size = 9.80 mV | 1           |  |
| D0                                           | D0 of 8-bit A/D Interrupt Threshold | 8 bit Threshold for A/D Alarm Interrupt (if enabled) from<br>ADCIN input pin.<br>FF (hex) = 2.5V<br>00 (hex) = 0 V<br>step size = 9.80 mV | 1           |  |

#### Table 27 - System Clock Control (R/W) - 0Ah

| 1 4010 |                                                                         |                                                                             |             |
|--------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------------|
| Bit    | Function                                                                | Description                                                                 | Reset State |
| D7     | reserved                                                                | do not write to this data bit                                               | 0           |
| D6     | reserved                                                                | do not write to this data bit                                               | 0           |
| D5     | reserved                                                                | do not write to this data bit                                               | 0           |
| D4     | reserved                                                                | do not write to this data bit                                               | 0           |
| D3     | PWM Clock Modulation Enable                                             | 1 = Clock modulation on<br>0 = off                                          | 1           |
| D2     | PWM Clock Modulation Type                                               | 1 = Fractional-n (see D1, D0 for modulation amount)<br>0 = Random (PRBS)    | 1           |
| D1     | PWM Fractional-n Modulation<br>Amount<br>(not used for PRBS modulation) | D1, D0:<br>1,1 = reserved (do not use)<br>1,0 = 10%<br>0,1 = 5%<br>0,0 = 2% | 1, 0 (10%)  |
|        |                                                                         |                                                                             |             |



| D0 | PWM Fractional-n Modulation<br>Amount<br>(not used for PRBS modulation) | D1, D0:<br>1,1 = reserved (do not use)<br>1,0 = 10%<br>0,1 = 5%<br>0,0 = 2% | 1, 0 (10%) |
|----|-------------------------------------------------------------------------|-----------------------------------------------------------------------------|------------|
|----|-------------------------------------------------------------------------|-----------------------------------------------------------------------------|------------|

#### Table 28 - Output Disable & Margin Control (R/W) - 0Eh

| D7       reserved       do not write to this data bit       0         D6       reserved       do not write to this data bit       0,0,0         D5       reserved       do not write to this data bit       0,0,0         D4       reserved       do not write to this data bit       0,0,0         D3       reserved       do not write to this data bit       0,0,0         D3       reserved       do not write to this bit       0         D2       Voltage Margin for Output       D2, D1, D0:       0,0,0         D1       1,1,1 = reserved, do not use       1,0,1 = reserved, do not use         D0       1,1,0 = reserved, do not use       1,0,0 = +5%         0,1,1 = +2.5%       0,1,0 = -2.5%       0,0,0 = no margining | Bit | Function                  | Description                                                                                                                                                              | Reset State |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| D5reserveddo not write to this data bit0,0,0D4reserveddo not write to this data bit0,0,0D3reserveddo not write to this bit0D2Voltage Margin for OutputD2, D1, D0:0,0,0D11,1,1 = reserved, do not use0,0,0 = reserved, do not useD01,1,0 = reserved, do not use1,0,0 = +5%0,1,1 = +2.5%0,1,1 = +2.5%0,0,0 = no marginingTable 29 - Reserved - 0FhBitFunctionDescriptionReset State                                                                                                                                                                                                                                                                                                                                                     | D7  | reserved                  | do not write to this data bit                                                                                                                                            | 0           |
| D4       reserved       do not write to this data bit       0,0,0         D3       reserved       do not write to this bit       0         D2       Voltage Margin for Output       D2, D1, D0:       0,0,0         D1       1,1,1 = reserved, do not use       1,1,0 = reserved, do not use       1,0,1 = reserved, do not use         D0       1,1,0 = reserved, do not use       1,0,0 = +5%       0,1,1 = +2.5%         0,1,1 = +2.5%       0,1,0 = -2.5%       0,0,0 = no margining         Table 29 - Reserved - 0Fh         Bit       Function       Description       Reset State                                                                                                                                             | D6  | reserved                  | do not write to this data bit                                                                                                                                            | 0,0,0       |
| D3         reserved         do not write to this bit         0           D2         Voltage Margin for Output         D2, D1, D0:         0,0,0           D1         1,1,1 = reserved, do not use         0           D0         1,1,0 = reserved, do not use         1,0,1 = reserved, do not use           1,0,0 = +5%         0,1,1 = +2.5%         0,1,0 = -2.5%           0,0,0 = no margining         0,0,0 = no margining         Reset State                                                                                                                                                                                                                                                                                  | D5  | reserved                  | do not write to this data bit                                                                                                                                            | 0,0,0       |
| D2         Voltage Margin for Output         D2, D1, D0:         0,0,0           D1         1,1,1 = reserved, do not use         1,1,0 = reserved, do not use         1,0,1 = reserved, do not use           D0         1,0,0 = +5%         0,1,1 = +2.5%         0,1,0 = -2.5%           0,0,0 = no margining         0,0,0 = no margining         Reset State                                                                                                                                                                                                                                                                                                                                                                       | D4  | reserved                  | do not write to this data bit                                                                                                                                            | 0,0,0       |
| D1       1,1,1 = reserved, do not use         D0       1,1,0 = reserved, do not use         1,0,1 = reserved, do not use       1,0,0 = +5%         0,1,1 = +2.5%       0,1,1 = +2.5%         0,1,0 = -2.5%       0,0,1 = -5%         0,0,0 = no margining       0,0,0 = no margining         Table 29 - Reserved - 0Fh         Bit       Function       Description       Reset State                                                                                                                                                                                                                                                                                                                                                 | D3  | reserved                  | do not write to this bit                                                                                                                                                 | 0           |
| Bit Function Description Reset State                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | D1  | Voltage Margin for Output | 1,1,1 = reserved, do not use<br>1,1,0 = reserved, do not use<br>1,0,1 = reserved, do not use<br>1,0,0 = $+5\%$<br>0,1,1 = $+2.5\%$<br>0,1,0 = $-2.5\%$<br>0,0,1 = $-5\%$ | 0,0,0       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Bit | Function                  | •                                                                                                                                                                        |             |



Figure 15 - Typical Isolated Synchronous Flyback Application





Figure 16 - Typical Isolated Synchronous Flyback Application, VIN (max) > 57V





Figure 17 - 64-Pin QFN Dimensions

#### **PACKAGE SPECIFICATIONS**

TOP VIEW Α -9.000±0.075 (D)-В 9.000±0.075 (E) + PIN # 1 (LASER MARKED)

- NOTE :
- Controlling Dimensions in mm.
   REFER TO JEDEC MO-220 FOR DIMENSION NOT SHOWN HERE.
   AVAILABLE LEADFRAME PART NUMBER : 16-064-374.









#### CONTACT INFORMATION

Akros Silicon, Inc. 6399 San Ignacio Avenue, Suite 250 San Jose, CA. 95119 USA Tel: (408) 746 9000 Fax: (408) 746-9391 Email inquiries: marcom@akrossilicon.com Website: http://www.akrossilicon.com

#### IMPORTANT NOTICES

#### Legal notice

Copyright © 2014 Akros Silicon<sup>™</sup>. All rights reserved. Other names, brands and trademarks are the property of others. Akros Silicon<sup>™</sup> assumes no responsibility or liability for information contained in this document. Akros reserves the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or services without notice. The information contained herein is believed to be accurate and reliable at the time of printing.

### Reference Design Policy

This document is provided as a design reference and Akros Silicon assumes no responsibility or liability for the information contained in this document. Akros reserves the right to make corrections, modifications, enhancements, improvements and other changes to this reference design documentation without notice.

Reference designs are created using Akros Silicon's published specifications as well as the published specifications of other device manufacturers. This information may not be current at the time the reference design is built. Akros Silicon and/or its licensors do not warrant the accuracy or completeness of the specifications or any information contained therein.

Akros does not warrant that the designs are production worthy. Customer should completely validate and test the design implementation to confirm the system functionality for the end use application.

Akros Silicon provides its customers with limited product warranties, according to the standard Akros Silicon terms and conditions.

For the most current product information visit us at www.akrossilicon.com

### Life Support Policy

LIFE SUPPORT: AKROS' PRODUCTS ARE NOT DESIGNED, INTENDED, OR AUTHORIZED FOR USE AS COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS. NO WARRANTY, EXPRESS OR IMPLIED, IS MADE FOR THIS USE. AUTHORIZATION FOR SUCH USE SHALL NOT BE GIVEN BY AKROS, AND THE PRODUCTS SHALL NOT BE USED IN SUCH DEVICES OR SYSTEMS, EXCEPT UPON THE WRITTEN APPROVAL OF THE PRESIDENT OF AKROS FOLLOWING A DETERMINATION BY AKROS THAT SUCH USE IS FEASIBLE. SUCH APPROVAL MAY BE WITHHELD FOR ANY OR NO REASON.

"Life support devices or systems" are devices or systems which (1) are intended for surgical implant into the human body, (2) support or sustain human life, or (3) monitor critical bodily functions including, but not limited to, cardiac, respirator, and neurological functions, and whose failure to perform can be reasonably expected to result in a significant bodily injury to the user. A "critical component" is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.





#### Substance Compliance

With respect to any representation by Akros Silicon that its products are compliant with RoHS, Akros Silicon complies with the Restriction of the use of Hazardous Substances Standard ("RoHS"), which is more formally known as Directive 2002/95/EC of the European Parliament and of the Council of 27 January 2003 on the restriction of the use of certain hazardous substances in electrical and electronic equipment. To the best of our knowledge the information is true and correct as of the date of the original publication of the information. Akros Silicon bears no responsibility to update such statements.

| Revision:     | Version 1.3     |
|---------------|-----------------|
| Release Date: | August 12, 2014 |