



# **PA78**



WWW.APEXMICROTECH.COM (800) 546-APEX (800) 546-2739

#### **FEATURES**

- A UNIQUE (Patent Pending) TECHNIQUE FOR VERY LOW QUIESCENT CURRENT < 1 mA</li>
- OVER 350 V/µS SLEW RATE
- WIDE SUPPLY VOLTAGE
  - Single Supply: 10V to 350V
  - Split Supplies: +/- 10V to +/- 175V
- OUTPUT CURRENT- 150mA cont.; 200mA Pk
- UP TO 23 WATT DISSIPATION CAPABILITY
- OVER 200 kHz POWER BANDWIDTH

### **APPLICATIONS**

- PIEZOELECTRIC POSITIONING AND ACTUATION
- ELECTROSTATIC DEFLECTION
- DEFORMABLE MIRROR ACTUATORS
- CHEMICAL AND BIOLOGICAL STIMULATORS

#### **DESCRIPTION**

The PA78 is a high voltage, high speed Precision IC power op amp with performance and unique features not found previously in any commercially available OpAmp.

Novel input stage design of this amplifier provides extremely high slew rates in pulse applications while maintaining low quiescent current of under 1mA. This novel input stage also has the effect of adding variables to the power response and slew rate characteristics of the amplifier. To a lesser degree, there are also input related effects on open loop gain and phase. It is important to note that slew rate for the PA78 is independent of supply current. However the slew rate is a strong function of input voltage amplitude. It should be noted that the package tab needs to be connected to a stable reference such as GND for high slew rates. Please refer to special considerations section for details.

The output stages are well protected with user defined current limit although the Safe Operating Area (SOA) must be observed for reliable protection. Proper heatsinking is required for maintaining maximum reliability. External phase compensation provides the user with great flexibility in trading gain, stability and bandwidth.

# **EXTERNAL CONNECTIONS - DK PACKAGE**







20-PIN PSOP PACKAGE STYLE DK

12-PIN SIP PACKAGE STYLE EU LEAD FORM EW

# TYPICAL APPLICATION



The PA78 is ideally suited to driving continuous drop ink jet systems, in both piezo actuation and deflection applications. The deflection amplifier shown above achieves accurate droplet displacement at high speeds to deposit crisp, clear lot code information on product containers. The external compensation networks have been optimized to match the gain of the circuit and the complex impedance of the load. The combination of high voltage and high speed allow repeatable low cost deflection of droplets for high production environments.

# **EXTERNAL CONNECTIONS - EU PACKAGE**



ABSOLUTE MAXIMUM RATINGS **SPECIFICATIONS** 

# **PA78**

#### **ABSOLUTE MAXIMUM RATINGS**

350V SUPPLY VOLTAGE,  $+V_s$  to  $-V_s$ OUTPUT CURRENT, peak 200mA, within SOA POWER DISSIPATION, internal, DC 23W INPUT VOLTAGE, Differential ±15V INPUT VOLTAGE, Common Mode ±Vs TEMPERATURE, pin solder, 10s 300 TEMPERATURE, junction<sup>2</sup> 150°C. TEMPERATURE RANGE, storage -55 to 125°C. OPERATING TEMPERATURE, case -40 to 125°C

#### **SPECIFICATIONS**

| PARAMETER                                                                                                                                                                                                                                                                                               | TEST CONDITIONS <sup>1</sup>                                                                                                    | MIN        | TYP                                                                                             | MAX                    | UNITS                                                                   |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------------|-------------------------------------------------------------------------------------------------|------------------------|-------------------------------------------------------------------------|
| INPUT OFFSET VOLTAGE OFFSET VOLTAGE vs. temperature OFFSET VOLTAGE vs. supply BIAS CURRENT, initial <sup>3</sup> BIAS CURRENT vs. supply OFFSET CURRENT, initial INPUT RESISTANCE, DC INPUT CAPACITANCE COMMON MODE VOLTAGE RANGE, pos. COMMON MODE VOLTAGE RANGE, neg. COMMON MODE REJECTION, DC NOISE | 0 to 125°C (CaseTemperature)  1MHz bandwidth, 1kΩR <sub>s</sub>                                                                 | 90         | 8<br>-63<br>8.5<br>12<br>10 <sup>6</sup><br>+V <sub>s</sub> - 2<br>-V <sub>s</sub> + 5.5<br>TBD | 25<br>32<br>200<br>400 | mV<br>μV/°C<br>μV/V<br>pA<br>pA/V<br>pA<br>Ω<br>pF<br>V<br>dB<br>μV RMS |
| GAIN OPEN LOOP @ 15Hz GAIN BANDWIDTH PRODUCT @ 1MHz PHASE MARGIN                                                                                                                                                                                                                                        | Full temperature range                                                                                                          | 89         | 120<br>1<br>50                                                                                  |                        | dB<br>MHz<br>°                                                          |
| OUTPUT  VOLTAGE SWING  VOLTAGE SWING  VOLTAGE SWING  CURRENT, continuous, DC  SLEW RATE  SETTLING TIME, to 0.1%  POWER BANDWIDTH, 300V <sub>P-P</sub>                                                                                                                                                   | $I_o = 10$ mA<br>$I_o = 100$ mA<br>$I_o = 150$ mA<br>Package Tab Connected to GND<br>2V Step<br>$+V_s = 160$ V, $-V_s = -160$ V | 150<br>100 | IV <sub>s</sub> I – 2<br>TBD<br>IV <sub>s</sub> I – 10<br>350<br>TBD<br>200                     | IV <sub>s</sub> I – 12 | V<br>V<br>V<br>mA<br>V/μS<br>μS<br>kHz                                  |
| POWER SUPPLY<br>VOLTAGE<br>CURRENT, quiescent                                                                                                                                                                                                                                                           | ±150V Supply                                                                                                                    | ±10<br>0.2 | ±150<br>0.7                                                                                     | ±175<br>2.5            | V<br>mA                                                                 |
| THERMAL RESISTANCE, AC, junction to case <sup>5</sup> RESISTANCE, DC, junction to case RESISTANCE, junction to air TEMPERATURE RANGE, case                                                                                                                                                              | Full temperature range, f ≥ 60Hz<br>Full temperature range, f < 60Hz<br>Full temperature range                                  | -40        | 5.5                                                                                             | 85                     | °C/W<br>°C/W<br>°C/W<br>°C                                              |

- NOTES: 1. Unless otherwise noted: TC = 25°C, DC input specifications are ± value given, power supply voltage is typical rating.
  - 2. Long term operation at the maximum junction temperature will result in reduced product life. Derate power dissipation to achieve high MTTF.
  - 3. Doubles for every 10°C of temperature increase.

  - 4. +V<sub>s</sub> and -V<sub>s</sub> denote the positive and negative supply voltages of the output stage.
     5. Rating applies if output current alternates between both output transistors at a rate faster than 60Hz.



PA78

OPERATING CONSIDERATIONS

#### **GENERAL**

Please read Application Note 1 "General Operating Considerations" which covers stability, power supplies, heat sinking, mounting, current limit, SOA interpretation, and specification interpretation. Visit <a href="https://www.apexmicrotech.com">www.apexmicrotech.com</a> for design tools that help automate tasks such as calculations for stability, internal power dissipation, current limit, heat sink selection, Apex's complete Application Notes library, Technical Seminar Workbook and Evaluation Kits.

### SPECIAL CONSIDERATIONS

It is very important to realize that in order to achieve high frequency performance the heat sink tab has to be tied to a stable, low impedance reference, i.e. power supply or GND. An AC connection through a 0.1µF capacitor is also sufficient. Internal to the PA78, the heatsink tab is electrically isolated to more than 350V. This may help allay some electrical isolation concerns in tying the heat sink to Vs or GND.

#### **CURRENT LIMIT**

For proper operation, the current limit resistor, Rlim, must be connected as shown in the external connections diagram. For maximum reliability and protection, the resistor should be set as high as possible. The value of the resistor is calculated as follows, with Ilim in A; the maximum practical value is  $1500\Omega$ .

Rlim = 0.7 / Ilim

# SAFE OPERATING AREA

The MOSFET output stage of the PA78 is not limited by second breakdown considerations as in bipolar output stages. Only thermal considerations and current handling capabilities limit the SOA. The output stage is protected against transient flyback by the parasitic body diodes of the output stage MOSFET structure. However, for protection against sustained high energy flyback external fast-recovery diodes must be used.



#### **POWER SUPPLY BYPASSING**

Bypass capacitors to power supply terminals +Vs and –Vs must be connected physically close to the pins to prevent local parasitic oscillation in the output stage of the PA78. Use electrolytic capacitors at least 1 $\mu$ F. Bypass the electrolytic capacitors with high quality ceramic capacitors (X7R) 0.1 $\mu$ F or greater.

#### **SUPPLY CURRENT**

The PA78 features a class A/B driver stage to drive the output MOSFETs and an innovative input stage to achieve very high slew rates. The supply current drawn by the PA78, even with no load, varies with the slew rate of the output signal.

#### **STABILITY**

The PA78 is externally compensated and performance can be tailored to the application. Use the graphs of small signal response and power response as a guide. Due to the innovative design of the PA78, two compensation networks are required. The values of these components should be the same to provide symmetric slew rate characteristics. The compensation capacitor Cc must be rated at 500V working voltage. NPO capacitors are recommended. The compensation networks CcRc must be mounted closely to the amplifier pins x & y and z & w to avoid spurious oscillation.

The PA78 may require an external 33 pF capacitor (minimum breakdown of 350V) between Cc- and –Vs to prevent oscillations in the falling edge of the output. This capacitor is provided with the evaluation kit. Please refer to EK60U datasheet for details.