



TAOS Inc.

is now

# ams AG

The technical content of this TAOS datasheet is still valid.

# **Contact information:**

#### Headquarters:

ams AG Tobelbaderstrasse 30 8141 Unterpremstaetten, Austria Tel: +43 (0) 3136 500 0 e-Mail: ams\_sales@ams.com

Please visit our website at www.ams.com



#### Features

- Digital Proximity Detector, LED Driver, and IR LED in a Single Optical Module
- Proximity Detection
  - Calibrated to 100-mm Detection
  - Integrated IR LED and Synchronous LED Driver
  - Programmable Number of IR Pulses
  - Programmable Current Sink for the IR LED — No Limiting Resistor Needed
  - Programmable Interrupt Function with Upper and Lower Threshold
- Programmable Wait Timer
- Wait State 65 μA Typical Current
- Programmable from 2.72 ms to > 8 Seconds
- I<sup>2</sup>C Interface Compatible
- Up to 400 kHz (I<sup>2</sup>C Fast Mode)
- Dedicated Interrupt Pin
- 3.94 mm × 2.36 mm × 1.35 mm Package
- Sleep Mode 2.5 μA Typical

#### Description

TAOS144B – SEPTEMBER 2012



DIGITAL PROXIMITY DETEC

Package Drawing is Not to Scale

# Applications

- Cell Phone Touch Screen Disable
- Automatic Speakerphone Enable
- Automatic Menu Popup

The TMD2671 family of devices provides a complete proximity detection system and digital interface logic in a single 8-pin package. The proximity detector includes a digital proximity sensor with integrated LED driver, and IR LED. The proximity function is calibrated to 100 mm (without cover glass), thus eliminating the need for end-equipment or sub-assembly factory calibration. The proximity detection feature operates from sunlight to dark rooms. The wide dynamic range also allows for operation in short distance detection behind dark glass such as with a cell phone. An internal state machine provides the ability to put the device into a low-power mode providing very low average power consumption. The addition of the micro-optics lenses within the module provide highly efficient transmission and reception of infrared energy, which lowers overall power dissipation for the detection function.

The proximity function specifically targets near-field proximity applications. In cell phones, the proximity detection can detect when the user positions the phone close to their ear. The device is fast enough to provide proximity information at a high repetition rate needed when answering a phone call. This provides both improved *green* power saving capability and the added security to lock the screen when the user may accidently deploy a touch.

Communication with the device is accomplished with a simple 2-wire I<sup>2</sup>C interface with data rates up to 400 kHz. An interrupt output pin is provided for connection to the host processor. This interrupt pin can be used to eliminate the need to poll the device on a repetitive basis. There is also a digital filter that compares the proximity ADC results to programmed values so that an interrupt is only generated upon a proximity event.

The TMD2671 is packaged in a very small form factor 8-pin optical package. The PCB board area required is only 9.36 mm<sup>2</sup>, which is far smaller than discrete solutions. Also, the package height is only 1.35 mm, which makes the TMD2671 device suitable for very thin mechanical applications.

The LUMENOLOGY ® Company

Copyright © 2012, TAOS Inc.

Texas Advanced Optoelectronic Solutions Inc. 1001 Klein Road • Suite 300 • Plano, TX 75074 • (972) 673-0759 www.taosinc.com

TAOS144B - SEPTEMBER 2012

#### **Functional Block Diagram**



#### **Detailed Description**

A fully integrated proximity detection solution is provided with an 850-nm IR LED, LED driver circuit, and proximity detection engine. An internal LED driver (LDR) pin, is connected to the LED cathode (LEDK) to provide a factory calibrated proximity of 100 mm,  $\pm$  20 mm. This is accomplished with a proprietary current calibration technique that accounts for all variances in silicon, optics, package, and most important, IR LED output power. This eliminates or greatly reduces the need for factory calibrated at a given pulse count, the number of proximity LED pulses can be programmed from 1 to 255 pulses, which allows different proximity distances to be achieved. Each pulse has a 16 µs period, with a 7.2 µs on time.

The device provides a separate pin for level-style interrupts. When interrupts are enabled and a pre-set value is exceeded, the interrupt pin is asserted and remains asserted until cleared by the controlling firmware. The interrupt feature simplifies and improves system efficiency by eliminating the need to poll a sensor for a proximity value. An interrupt is generated when the value of a proximity conversion exceeds either an upper or lower threshold. In addition, a programmable interrupt persistence feature allows the user to determine how many consecutive exceeded thresholds are necessary to trigger an interrupt.

TEXAS ADVANCED OPTOELECTRONIC SOLUTIONS® www.taosinc.com

TAOS144B - SEPTEMBER 2012

#### **Terminal Functions**

| TERM            | INAL |      |                                                                                               |    |
|-----------------|------|------|-----------------------------------------------------------------------------------------------|----|
| NAME            | NO.  | TYPE | DESCRIPTION                                                                                   |    |
| GND             | 3    |      | Power supply ground. All voltages are referenced to GND.                                      |    |
| INT             | 7    | 0    | Interrupt — open drain.                                                                       |    |
| LDR             | 6    | I    | LED driver input for proximity IR LED, constant current source LED driver.                    |    |
| LEDA            | 4    | I    | LED anode.                                                                                    |    |
| LEDK            | 5    | 0    | LED cathode. Connect to LDR pin when using internal LED driver circuit.                       | ٠. |
| SCL             | 2    | I    | I <sup>2</sup> C serial clock input terminal — clock signal for I <sup>2</sup> C serial data. |    |
| SDA             | 8    | I/O  | I <sup>2</sup> C serial data I/O terminal — serial data I/O for I <sup>2</sup> C.             |    |
| V <sub>DD</sub> | 1    |      | Supply voltage.                                                                               |    |

#### **Available Options**

| DEVICE   | ADDRESS | LEADS | INTERFACE DESCRIPTION                             | ORDERING NUMBER |
|----------|---------|-------|---------------------------------------------------|-----------------|
| TMD26711 | 0x39    | 8     | I <sup>2</sup> C Vbus = V <sub>DD</sub> Interface | TMD26711        |
| TMD26713 | 0x39    | 8     | I <sup>2</sup> C Vbus = 1.8 V Interface           | TMD26713        |

#### Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>DD</sub> (see Note 1) |                 |
|----------------------------------------------|-----------------|
| Digital output voltage range, Vo             | –0.5 V to 3.8 V |
| Digital output current, Io                   | –1 mA to 20 mA  |
| Analog voltage range, LDR                    | –0.5 V to 3.8 V |
| Storage temperature range, T <sub>stg</sub>  | –40°C to 85°C   |
| ESD tolerance, human body model              |                 |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: All voltages are with respect to GND.

#### **Recommended Operating Conditions**

|                                                                           | MIN | NOM | MAX | UNIT |
|---------------------------------------------------------------------------|-----|-----|-----|------|
| Supply voltage, V <sub>DD</sub>                                           | 2.6 | 3   | 3.6 | V    |
| Supply voltage accuracy, V <sub>DD</sub> total error including transients | -3  |     | 3   | %    |
| Operating free-air temperature, T <sub>A</sub> (Note 2)                   | -30 |     | 85  | °C   |

NOTE 2: While the device is operational across the temperature range, functionality will vary with temperature. Specifications are stated only at 25°C unless otherwise noted.



TAOS144B – SEPTEMBER 2012

# Operating Characteristics, $V_{DD} = 3 V$ , $T_A = 25^{\circ}C$ (unless otherwise noted)

|                   | PARAMETER                           | TEST CONDITIONS                         | MIN                 | TYP | MAX                 | UNIT |
|-------------------|-------------------------------------|-----------------------------------------|---------------------|-----|---------------------|------|
|                   |                                     | Active: Proximity and Wait Delay states |                     | 175 | 250                 |      |
| I <sub>DD</sub>   | Supply current                      | Wait mode                               |                     | 65  |                     | μA   |
|                   |                                     | Sleep mode                              |                     | 2.5 | 4                   |      |
| v                 |                                     | 3 mA sink current                       | 0                   |     | 0.4                 |      |
| V <sub>OL</sub>   | INT, SDA output low voltage         | 6 mA sink current                       | 0                   |     | 0.6                 | V    |
| I <sub>LEAK</sub> | Leakage current, SDA, SCL, INT pins |                                         | -5                  |     | 5                   | μА   |
| I <sub>LEAK</sub> | Leakage current, LDR pin            |                                         |                     |     | 10                  | μA   |
| v                 |                                     | TMD26711                                | 0.7 V <sub>DD</sub> |     |                     | 1    |
| V <sub>IH</sub>   | SCL, SDA input high voltage         | TMD26713                                | 1.25                |     |                     | V    |
| V                 |                                     | TMD26711                                |                     |     | 0.3 V <sub>DD</sub> | V    |
| VIL               | SCL, SDA input low voltage          | TMD26713                                |                     |     | 0.54                | V    |

# Proximity Characteristics, $V_{DD} = V_{LEDA} = 3 V$ , $T_A = 25^{\circ}C$ , PEN = 1 (unless otherwise noted)

|                  | PARAMETER                                     | TEST CONDITIONS                                                                                       | MIN | ТҮР  | MAX  | UNIT   |
|------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------|-----|------|------|--------|
| I <sub>DD</sub>  | Supply current — LDR pulse on                 |                                                                                                       |     | 3    |      | mA     |
|                  | ADC conversion time step size                 | PTIME = 0xFF                                                                                          | 5   | 2.72 |      | ms     |
|                  | ADC number of integration steps               |                                                                                                       | 1   |      | 256  | steps  |
|                  | ADC counts per step                           | PTIME = 0xFF                                                                                          | 0   |      | 1023 | counts |
|                  | Proximity IR LED pulse count                  |                                                                                                       | 0   |      | 255  | pulses |
|                  | Proximity pulse period                        | 6                                                                                                     |     | 16.3 |      | μs     |
|                  |                                               | PDRIVE = 0 (100% current)                                                                             |     | 100  |      |        |
| l. –             | LED current @ V 600 mV, LDR pin sink (Note 1) | PDRIVE = 1 (50% current)                                                                              |     | 50   |      |        |
| ILEDA            |                                               | PDRIVE = 2 (25% current)                                                                              |     | 25   |      | mA     |
|                  |                                               | PDRIVE = 3 (12.5% current)                                                                            |     | 12.5 |      |        |
| T <sub>LDR</sub> | On time per pulse                             | PDRIVE = 1                                                                                            |     | 7.2  |      | μs     |
|                  | Proximity response, no target (offset)        | PDRIVE = 0, PPULSE = 8 (Note 2)                                                                       |     | 100  |      | Counts |
|                  | Prox count, 100-mm target (Note 3)            | 73 mm × 83 mm, 90% reflective Kodak<br>Gray Card,<br>PPULSE = 8, PDRIVE = 0, PTIME =<br>0xFF (Note 4) | 414 | 520  | 624  | counts |

NOTES: 1. Value is factory-adjusted to meet the Prox count specification. Considerable variation (relative to the typical value) is possible after adjustment.

2. No reflective surface above the module. Proximity offset varies with power supply characteristics and noise.

I<sub>LEDA</sub> is factory calibrated to achieve this specification. Offset and crosstalk directly sum with this value and is system dependent.
No glass or aperture above the module. Tested value is the average of 5 consecutive readings.

5. These parameters are ensured by design and characterization and are not 100% tested.

6. Proximity test was done using the following circuit. See the Application Information: Hardware section for recommended application circuit.



Copyright © 2012, TAOS Inc.



The LUMENOLOGY ® Company

TAOS144B - SEPTEMBER 2012

# IR LED Characteristics, $V_{DD}$ = 3 V, $T_A$ = 25°C

|                    | PARAMETER                    | TEST CONDITIONS                                                         | MIN | TYP | MAX | UNIT |
|--------------------|------------------------------|-------------------------------------------------------------------------|-----|-----|-----|------|
| $V_{F}$            | Forward Voltage              | I <sub>F</sub> = 20 mA                                                  |     | 1.4 | 1.5 | V    |
| $V_{R}$            | Reverse Voltage              | I <sub>R</sub> = 10 μA                                                  | 5   |     |     | V    |
| Po                 | Radiant Power                | I <sub>F</sub> = 20 mA                                                  | 4.5 |     |     | mW   |
| λp                 | Peak Wavelength              | I <sub>F</sub> = 20 mA                                                  |     | 850 |     | nm   |
| $\Delta_{\lambda}$ | Spectral Radiation Bandwidth | I <sub>F</sub> = 20 mA                                                  |     | 40  |     | nm   |
| Τ <sub>R</sub>     | Optical Rise Time            | $I_F$ = 100 mA, $T_W$ = 125 ns, duty cycle = 25%                        |     | 20  | 40  | ns   |
| Τ <sub>F</sub>     | Optical Fall Time            | $I_F = 100 \text{ mA}, T_W = 125 \text{ ns}, \text{ duty cycle} = 25\%$ |     | 20  | 40  | ns   |

# Wait Characteristics, $V_{DD}$ = 3 V, $T_A$ = 25°C, WEN = 1 (unless otherwise noted)

| PARAMETER                        | TEST CONDITIONS | MIN | ТҮР  | MAX | UNIT  |
|----------------------------------|-----------------|-----|------|-----|-------|
| Wait step size                   | WTIME = 0xFF    |     | 2.72 | 2.9 | ms    |
| Wait number of integration steps |                 | 1   |      | 256 | steps |

# AC Electrical Characteristics, $V_{DD} = 3 V$ , $T_A = 25^{\circ}C$ (unless otherwise noted)

|                      | PARAMETER <sup>†</sup>                                                                       | TEST CONDITIONS | MIN | TYP MAX | UNIT |
|----------------------|----------------------------------------------------------------------------------------------|-----------------|-----|---------|------|
| f <sub>(SCL)</sub>   | Clock frequency (I <sup>2</sup> C only)                                                      |                 | 0   | 400     | kHz  |
| t <sub>(BUF)</sub>   | Bus free time between start and stop condition                                               |                 | 1.3 |         | μs   |
| t <sub>(HDSTA)</sub> | Hold time after (repeated) start condition. After this period, the first clock is generated. |                 | 0.6 |         | μs   |
| t <sub>(SUSTA)</sub> | Repeated start condition setup time                                                          |                 | 0.6 |         | μs   |
| t <sub>(SUSTO)</sub> | Stop condition setup time                                                                    |                 | 0.6 |         | μs   |
| t <sub>(HDDAT)</sub> | Data hold time                                                                               |                 | 0   |         | μs   |
| t <sub>(SUDAT)</sub> | Data setup time                                                                              |                 | 100 |         | ns   |
| t <sub>(LOW)</sub>   | SCL clock low period                                                                         |                 | 1.3 |         | μs   |
| t <sub>(HIGH)</sub>  | SCL clock high period                                                                        |                 | 0.6 |         | μs   |
| t <sub>F</sub>       | Clock/data fall time                                                                         |                 |     | 300     | ns   |
| t <sub>R</sub>       | Clock/data rise time                                                                         |                 |     | 300     | ns   |
| Ci                   | Input pin capacitance                                                                        |                 |     | 10      | pF   |

<sup>†</sup> Specified by design and characterization; not production tested.

- ech



TAOS144B - SEPTEMBER 2012





Copyright © 2012, TAOS Inc.

echi



The LUMENOLOGY ® Company

TAOS144B - SEPTEMBER 2012

#### **TYPICAL CHARACTERISTICS**

# SPECTRAL RESPONSIVITY

LDR OUTPUT COMPLIANCE





TAOS144B – SEPTEMBER 2012

#### **PRINCIPLES OF OPERATION**

#### **System State Machine**

The device provides control of proximity detection and power management functionality through an internal state machine. After a power-on-reset, the device is in the sleep mode. As soon as the PON bit is set, the device will move to the start state. It will then cycle through the Proximity and Wait states. If these states are enabled, the device will execute each function. If the PON bit is set to a 0, the state machine will continue until the current conversion is complete and then go into a low-power sleep mode.



Figure 5. Simplified State Diagram

**NOTE:** In this document, the nomenclature uses the bit field name in italics followed by the register number and bit number to allow the user to easily identify the register and bit that controls the function. For example, the power on (PON) is in register 0, bit 0. This is represented as *PON (r0:b0)*.



#### **Proximity Detection**

Proximity detection is accomplished by measuring the amount of IR energy, from the internal IR LED, reflected off an object to determine its distance. The internal proximity IR LED is driven by the integrated proximity LED current driver as shown in Figure 6.



Figure 6. Proximity Detection

The LED current driver provides a regulated current sink on the LDR terminal that eliminates the need for an external current limiting resistor. The PDRIVE register setting sets the sink current to 100%, 50%, 25%, or 12.5% of the factory trimmed full scale current.

Referring to the Detailed State Machine figure, the LED current driver pulses the IR LED as shown in Figure 7 during the Prox Accum state. Figure 7 also illustrates that the LED On pulse has a fixed width of 7.3  $\mu$ s and period of 16.0  $\mu$ s. So, in addition to setting the proximity drive current, 1 to 255 proximity pulses (PPULSE) can be programmed. When deciding on the number of proximity pulses, keep in mind that the signal increases proportionally to PPULSE, while noise increases by the square root of PPULSE.





Figure 6 illustrates light rays emitting from the internal IR LED, reflecting off an object, and being absorbed by the CH0 and CH1 photodiodes. The proximity diode selector (PDIODE) determines which of the two photodiodes is used for a given proximity measurement. Note that neither photodiode is selected when the device first powers up, so PDIODE must be set for proximity detection to work.

The LUMENOLOGY ® Company



#### TAOS144B - SEPTEMBER 2012

Referring again to Figure 7, the reflected IR LED and the background energy is integrated during the LED On time, then during the LED Off time, the integrated background energy is subtracted from the LED On time energy, leaving the IR LED energy to accumulate from pulse to pulse.

After the programmed number of proximity pulses have been generated, the proximity ADC converts and scales the proximity measurement to a 16-bit value, then stores the result in two 8-bit proximity data (PDATAx) registers. ADC scaling is controlled by the proximity ADC conversion time (PTIME) which is programmable from 1 to 256 2.73-ms time units. However, depending on the application, scaling the proximity data will equally scale any accumulated noise. Therefore, in general, it is recommended to leave PTIME at the default value of one 2.73-ms ADC conversion time (0xFF).

For additional information on using the proximity detection function behind glass and for optical system design guidance, please see available TAOS application notes.

#### **Optical Design Considerations**

The TMD2671 device simplifies the optical system design by integrating an IR LED into the package, and also by providing an effective barrier between the LED and proximity sensor. In addition the package contains integrated lenses and apertures over both the LED and the sensor, which significantly extends the maximum proximity detection distance and helps to reduce optical crosstalk.

Although the package integrates an optical barrier between the IR LED and detector, placing the device behind a cover glass potentially provides another significant path for IR light to reach the detector, via reflection from the inside and outside faces of the cover glass. Because it is cost prohibitive to use anti-reflection coatings on the glass, the faces of the glass will reflect significantly (typically on the order of 4% of the light), and it is crucial that the system be designed so that this reflected light cannot find an efficient path back to the optical detector. See TAOS Application Note DN28: *Proximity Detection Behind Glass* for a detailed discussion of optical design considerations.



#### Interrupts

The interrupt feature simplifies and improves system efficiency by eliminating the need to poll the sensor for a proximity value. The interrupt mode is determined by the state of the PIEN field in the ENABLE register.

Two 16-bit-wide interrupt threshold registers allow the user to define upper and lower threshold limits. An interrupt can be generated when the proximity data (PDATA) exceeds the upper threshold value (PIHTx) or falls below the lower threshold (PILTx).

To further control when an interrupt occurs, the device provides an interrupt persistence feature. This feature allows the user to specify a number of conversion cycles for which an event exceeding the proximity interrupt threshold must persist (PPERS) before actually generating an interrupt. See the register descriptions for details on the length of the persistence.



#### Figure 8. Programmable Interrupt



TAOS144B – SEPTEMBER 2012

#### State Diagram

The following state diagram shows a more detailed flow for the state machine. The device starts in the sleep mode. The PON bit is written to enable the device. A 2.72-ms Start Delay will occur before entering the start state. If the PEN bit is set, the state machine will step through the proximity accumulate, then proximity ADC conversion states. As soon as the conversion is complete, the state machine will move to the Wait Check state.

If the WEN bit is set, the state machine will then cycle through the wait state. If the WLONG bit is set, the wait cycles are extended by 12× over normal operation. When the wait counter terminates, the state machine will move to the 2.72-ms Wait Delay state before returning to the Start state.





The LUMENOLOGY ® Company

#### **Power Management**

Power consumption can be controlled through the use of the wait state timing because the wait state consumes only 65  $\mu$ A of power. Figure 10 shows an example of using the power management feature to achieve an average power consumption of 136  $\mu$ A current with four 100-mA pulses of proximity detection.



Average Current = (( $0.029 \times 100$ ) + ( $2.72 \times 0.175$ ) + ( $43.52 \times 0.065$ ) + ( $2.72 \times 0.175$ )) / 49 = 136  $\mu$ A

Note 1: Prox Accum = 16.3  $\mu$ s per pulse × 4 pulses = 65  $\mu$ s = 0.065 ms Note 2: LED On = 7.2  $\mu$ s per pulse × 4 pulses = 29  $\mu$ s = 0.029 ms

#### **Figure 10. Power Consumption Calculations**



#### TAOS144B - SEPTEMBER 2012

#### I<sup>2</sup>C Protocol

Interface and control are accomplished through an  $I^2C$  serial compatible interface (standard or fast mode) to a set of registers that provide access to device control functions and output data. The devices support the 7-bit  $I^2C$  addressing protocol.

The I<sup>2</sup>C standard provides for three types of bus transaction: read, write, and a combined protocol (Figure 11). During a write operation, the first byte written is a command byte followed by data. In a combined protocol, the first byte written is the command byte followed by reading a series of bytes. If a read command is issued, the register address from the previous command will be used for data access. Likewise, if the MSB of the command is not set, the device will write a series of bytes at the address stored in the last valid command with a register address. The command byte contains either control information or a 5-bit register address. The control commands can also be used to clear interrupts.

The I<sup>2</sup>C bus protocol was developed by Philips (now NXP). For a complete description of the I<sup>2</sup>C protocol, please review the NXP I<sup>2</sup>C design specification at http://www.i2c-bus.org/references/.





#### **Register Set**

The device is controlled and monitored by data registers and a command register accessed through the serial interface. These registers provide for a variety of control functions and can be read to determine results of the ADC conversions. The register set is summarized in Table 1.

| ADDRESS | RESISTER NAME | R/W | REGISTER FUNCTION                            | RESET VALUE       |
|---------|---------------|-----|----------------------------------------------|-------------------|
|         | COMMAND       | W   | Specifies register address                   | 0x00              |
| 0x00    | ENABLE        | R/W | Enables states and interrupts                | 0x00              |
| 0x01    | ATIME         | R/W | ALS ADC time                                 | 0x00 <sup>1</sup> |
| 0x02    | PTIME         | R/W | Proximity ADC time                           | 0xFF              |
| 0x03    | WTIME         | R/W | Wait time                                    | 0xFF              |
| 0x08    | PILTL         | R/W | Proximity interrupt low threshold low byte   | 0x00              |
| 0x09    | PILTH         | R/W | Proximity interrupt low threshold high byte  | 0x00              |
| 0x0A    | PIHTL         | R/W | Proximity interrupt high threshold low byte  | 0x00              |
| 0x0B    | PIHTH         | R/W | Proximity interrupt high threshold high byte | 0x00              |
| 0x0C    | PERS          | R/W | Interrupt persistence filter                 | 0x00              |
| 0x0D    | CONFIG        | R/W | Configuration                                | 0x00              |
| 0x0E    | PPULSE        | R/W | Proximity pulse count                        | 0x00              |
| 0x0F    | CONTROL       | R/W | Control register                             | 0x00              |
| 0x12    | ID            | R   | Device ID                                    | ID                |
| 0x13    | STATUS        | R   | Device status                                | 0x00              |
| 0x18    | PDATAL        | R   | Proximity ADC low data register              | 0x00              |
| 0x19    | PDATAH        | R   | Proximity ADC high data register             | 0x00              |

#### **Table 1. Register Address**

NOTE 1: Following power on, this register should be initialized to 0xFF.

The mechanics of accessing a specific register depends on the specific protocol used. See the section on I<sup>2</sup>C protocols on the previous pages. In general, the COMMAND register is written first to specify the specific control/status register for following read/write operations.



TAOS144B - SEPTEMBER 2012

#### **Command Register**

The command registers specifies the address of the target register for future write and read operations.

|         |                                                                                                                                                                                                                                                     |                                      | Table 2. Com                             | mand Regi                       | ster                                |                               |                          |                |          |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|------------------------------------------|---------------------------------|-------------------------------------|-------------------------------|--------------------------|----------------|----------|
|         | 7                                                                                                                                                                                                                                                   | 6 5                                  | 4                                        | 3                               | 2                                   | 1                             | 0                        |                | <u>^</u> |
| COMMAND | COMMAND                                                                                                                                                                                                                                             | ТҮРЕ                                 |                                          |                                 | ADD                                 |                               |                          | ]              |          |
| FIELD   | BITS                                                                                                                                                                                                                                                |                                      |                                          | DES                             | CRIPTION                            |                               |                          |                | k O      |
| COMMAND | 7                                                                                                                                                                                                                                                   | Select Command                       | I Register. Must w                       | rite as 1 when                  | addressing C                        | COMMAND re                    | egister.                 |                |          |
| TYPE    | 6:5                                                                                                                                                                                                                                                 | Selects type of tr                   | ansaction to follow                      | / in subsequer                  | nt data transfe                     | rs:                           |                          |                |          |
|         |                                                                                                                                                                                                                                                     | FIELD VALUE                          |                                          |                                 | DESCRIF                             | ντιον                         |                          |                |          |
|         |                                                                                                                                                                                                                                                     | 00                                   |                                          | Repe                            | ated byte prot                      | ocol transacti                | ion                      |                |          |
|         |                                                                                                                                                                                                                                                     | 01                                   |                                          | Auto-i                          | ncrement prot                       | tocol transact                | ion                      |                |          |
|         |                                                                                                                                                                                                                                                     | 10                                   |                                          |                                 | Reserved — [                        | Do not use                    |                          |                |          |
|         |                                                                                                                                                                                                                                                     | 11                                   |                                          | Special f                       | unction — Se                        | e description                 | below                    |                |          |
|         |                                                                                                                                                                                                                                                     | Transaction type<br>Transaction type | 00 will repeatedly<br>01 will provide an | read the same<br>auto-increment | e register with<br>nt function to r | each data ac<br>read successi | ccess.<br>ve register by | ytes.          |          |
| ADD     | ADD 4:0 Address register/special function register. Depending on the transaction type, see above, this field either specifies a special function command or selects the specific control-status-register for following write and read transactions: |                                      |                                          |                                 |                                     |                               |                          |                |          |
|         |                                                                                                                                                                                                                                                     | FIELD VALUE                          |                                          |                                 | DESCRIF                             | PTION                         |                          |                |          |
|         |                                                                                                                                                                                                                                                     | 00000                                |                                          |                                 | Normal — r                          | o action                      |                          |                |          |
|         |                                                                                                                                                                                                                                                     | 00101                                |                                          |                                 | Proximity inte                      | rrupt clear                   |                          |                |          |
|         |                                                                                                                                                                                                                                                     | Proximity Interrup                   | ot Clear clears any                      | pending prox                    | imity interrupt                     | . This specia                 | al function is a         | self clearing. |          |

#### Enable Register (0x00)

The ENABLE register is used to power the device on/off, enable functions, and interrupts.

#### Table 3. Enable Register

|                     |      |                           |                                   |                                    | Ŭ                               |                                 |               |                |                             |
|---------------------|------|---------------------------|-----------------------------------|------------------------------------|---------------------------------|---------------------------------|---------------|----------------|-----------------------------|
|                     | 7    | 6                         | 5                                 | 4                                  | 3                               | 2                               | 1             | 0              |                             |
| ENABLE              | Rese | erved                     | PIEN                              | Reserved                           | WEN                             | PE                              | N             | PON            | Address<br>0x00             |
|                     | T    |                           |                                   |                                    |                                 |                                 |               |                |                             |
| FIELD               | BITS |                           |                                   |                                    | DESC                            | RIPTION                         |               |                |                             |
| Reserved            | 7:6  | Reserved.                 | Write as 0.                       |                                    |                                 |                                 |               |                |                             |
| PIEN                | 5    | Proximity in              | terrupt mask.                     | When assert                        | ed, permits p                   | roximity interru                | ipts to be ge | enerated.      |                             |
| Reserved            | 4    | Reserved. V               | Vrite as 0.                       |                                    |                                 |                                 |               |                |                             |
| WEN                 | 3    | Wait Enable wait timer.   | . This bit act                    | ivates the wait                    | t feature. Wri                  | iting a 1 activa                | tes the wait  | timer. Writing | a 0 disables the            |
| PEN                 | 2:1  |                           |                                   |                                    |                                 | function. Writine configured be |               |                | y. Writing a 00b<br>enable. |
| PON <sup>1, 2</sup> | 0    | Power ON.<br>a 1 activate | This bit activ<br>s the oscillato | ates the interr<br>or. Writing a 0 | al oscillator t<br>disables the | o permit the tin<br>oscillator. | ners and AD   | C channel to   | operate. Writing            |

NOTES: 1. See Power Management section for more information.

2. A minimum interval of 2.72 ms must pass after PON is asserted before proximity can be initiated. This required time is enforced by the hardware in cases where the firmware does not provide it.

Copyright © 2012, TAOS Inc.



The LUMENOLOGY ® Company

#### ALS Timing Register (0x01)

Although this part is proximity only, the ATIME period still occurs. Note that the power-on default value is 0x00 (the longest duration). This register should be initialized by the application code to 0xFF.

| FIELD | BITS | DESCRIPTION |              |         |  |  |  |
|-------|------|-------------|--------------|---------|--|--|--|
| ATIME | 7:0  | VALUE       | INTEG_CYCLES | ТІМЕ    |  |  |  |
|       |      | 0xFF        | 1            | 2.72 ms |  |  |  |
|       |      | 0x00        | 256          | 696 ms  |  |  |  |

#### Table 4. ALS Timing Register

#### Proximity Time Control Register (0x02)

The proximity timing register controls the integration time of the proximity ADC in 2.72 ms increments. It is recommended that this register be programmed to a value of 0xFF (1 integration cycle).

#### **Table 5. Proximity Time Control Register**

| FIELD | BITS |       | DESCRIPTION                   |         |      |  |  |  |
|-------|------|-------|-------------------------------|---------|------|--|--|--|
| PTIME | 7:0  | VALUE | VALUE INTEG_CYCLES TIME MAX C |         |      |  |  |  |
|       |      | 0xFF  | 1                             | 2.72 ms | 1023 |  |  |  |

#### Wait Time Register (0x03)

Wait time is set 2.72 ms increments unless the WLONG bit is asserted, in which case the wait times are  $12 \times$  longer. WTIME is programmed as a 2's complement number.

#### Table 6. Wait Time Register

| FIELD | BITS | DESCRIPTION    |           |                  |                  |  |  |
|-------|------|----------------|-----------|------------------|------------------|--|--|
| WTIME | 7:0  | REGISTER VALUE | WAIT TIME | TIME (WLONG = 0) | TIME (WLONG = 1) |  |  |
|       |      | 0xFF           | 1         | 2.72 ms          | 0.032 sec        |  |  |
|       |      | 0xB6           | 74        | 200 ms           | 2.4 sec          |  |  |
|       |      | 0x00           | 256       | 700 ms           | 8.3sec           |  |  |

NOTE: The Wait Time register should be configured before PEN is asserted.

#### Proximity Interrupt Threshold Register (0x08 – 0x0B)

The proximity interrupt threshold registers provide the values to be used as the high and low trigger points for the comparison function for interrupt generation. If the value generated by proximity channel crosses below the lower threshold specified, or above the higher threshold, an interrupt is signaled to the host processor.

| REGISTER | ADDRESS | BITS | DESCRIPTION                         |
|----------|---------|------|-------------------------------------|
| PILTL    | 0x08    | 7:0  | Proximity low threshold lower byte  |
| PILTH    | 0x09    | 7:0  | Proximity low threshold upper byte  |
| PIHTL    | 0x0A    | 7:0  | Proximity high threshold lower byte |
| PIHTH    | 0x0B    | 7:0  | Proximity high threshold upper byte |

#### Table 7. Proximity Interrupt Threshold Register

The LUMENOLOGY ® Company



TAOS144B - SEPTEMBER 2012

#### Persistence Register (0x0C)

The persistence register controls the filtering interrupt capabilities of the device. Configurable filtering is provided to allow interrupts to be generated after each ADC integration cycle or if the ADC integration has produced a result that is outside of the values specified by threshold register for some specified amount of time.

#### **Table 8. Persistence Register**



# Configuration Register (0x0D)

The configuration register sets the wait long time.

# Table 9. Configuration Register

|          | 7    | 6         | 5 4                                                                                                                        | 3    | 2       | 1     | 0        |                 |
|----------|------|-----------|----------------------------------------------------------------------------------------------------------------------------|------|---------|-------|----------|-----------------|
| CONFIG   |      |           | Reserved                                                                                                                   |      |         | WLONG | Reserved | Address<br>0x0D |
| FIELD    | BITS |           |                                                                                                                            | DESC | RIPTION |       |          |                 |
| Reserved | 7:2  | Reserved. | Write as 0.                                                                                                                |      |         |       |          |                 |
| WLONG    | 1    |           | Wait Long. When asserted, the wait cycles are increased by a factor $12\times$ from that programmed in the WTIME register. |      |         |       |          |                 |
| Reserved | 0    | Reserved. | Write as 0.                                                                                                                |      |         |       |          |                 |

cennic



#### Proximity Pulse Count Register (0x0E)

The proximity pulse count register sets the number of proximity pulses that will be transmitted. PPULSE defines the number of pulses to be transmitted at a 62.5-kHz rate.

While the value can be programmed up to 255 pulses, the practical limit of the device is 32 pulses. It is recommended that 32 or fewer pulses be used to achieve maximum signal-to-noise ratio.

#### Table 10. Proximity Pulse Count Register

|        | 7    | 6            | 5                                                                                | 4    | 3   | 2 | 1 | 0 |                 |  |
|--------|------|--------------|----------------------------------------------------------------------------------|------|-----|---|---|---|-----------------|--|
| PPULSE |      |              |                                                                                  | PPUL | _SE |   |   |   | Address<br>0x0E |  |
| FIELD  | BITS |              | DESCRIPTION                                                                      |      |     |   |   |   |                 |  |
| PPULSE | 7:0  | Proximity Pu | Proximity Pulse Count. Specifies the number of proximity pulses to be generated. |      |     |   |   |   |                 |  |

#### Control Register (0x0F)

The Control register provides four bits of control to the analog block. These bits control the diode drive current and diode selection functions.

|          | 7      | 6               | 5 4             | 3             | 2 1             | 0 |
|----------|--------|-----------------|-----------------|---------------|-----------------|---|
| CONTROL  | PDRIVI | Ξ               | PDIODE Reserved |               |                 |   |
| FIELD    | BITS   |                 |                 | DES           | CRIPTION        |   |
| PDRIVE   | 7:6    | LED Drive Strer | ngth.           |               |                 |   |
|          |        | FIELD VALUE     |                 |               | LED STRENGTH    |   |
|          |        | 00              | 100%            |               |                 |   |
|          |        | 01              | 50%             |               |                 |   |
|          |        | 10              | 25%             |               |                 |   |
|          |        | 11              | 12.5%           |               |                 |   |
| PDIODE   | 5:4    | Proximity Diode | Select.         |               |                 |   |
|          |        | FIELD VALUE     |                 |               | DIODE SELECTION |   |
|          |        | 00              | Reserved        |               |                 |   |
|          |        | 01              | Proximity uses  | the Channel ( | ) diode         |   |
|          |        | 10              | Proximity uses  | the Channel   | 1 diode         |   |
|          |        | 11              | Proximity uses  | both diodes   |                 |   |
| Reserved | 3:0    | Reserved. Writ  | e bits as 0.    |               |                 |   |

#### Table 11. Control Register

**NOTE:** The PDRIVE values are relative to the factory-trimmed current necessary to meet the Prox Coun specification shown on page 4.



TAOS144B - SEPTEMBER 2012

#### ID Register (0x12)

The ID Register provides the value for the part number. The ID register is a read-only register.

#### Table 12. ID Register 7 6 5 4 3 2 1 0 Address ID ID 0x12 FIELD BITS DESCRIPTION 0x20 = TMD26711 ID 7:0 Part number identification 0x29 = TMD26713

#### Status Register (0x13)

The Status Register provides the internal status of the device. This register is read only.

#### Table 13. Status Register

|        | 7    | 6     | 5    | 4 | 3 2         | 1 0 |                 |
|--------|------|-------|------|---|-------------|-----|-----------------|
| STATUS | Rese | erved | PINT | 1 | Reserved    |     | Address<br>0x13 |
|        |      |       |      |   |             |     |                 |
| FIELD  | BIT  |       |      |   | DESCRIPTION |     |                 |

| FIELD    | BH  | DESCRIPTION                                                                        |
|----------|-----|------------------------------------------------------------------------------------|
| Reserved | 7:6 | Reserved.                                                                          |
| PINT     | 5   | Proximity Interrupt. Indicates that the device is asserting a proximity interrupt. |
| Reserved | 4:0 | Reserved.                                                                          |

# Proximity Data Register (0x18 - 0x19h)

ech

Proximity data is stored as a 16-bit value. To ensure the data is read correctly, a two-byte I<sup>2</sup>C read transaction should be utilized with auto increment protocol bits set in the command register. With this operation, when the lower byte register is read, the upper eight bits are stored into a shadow register, which is read by a subsequent read to the upper byte. The upper register will read the correct value even if the next ADC cycle ends between the reading of the lower and upper registers.

#### Table 14. PDATA Registers

| REGISTER | ADDRESS | BITS | DESCRIPTION              |
|----------|---------|------|--------------------------|
| PDATAL   | 0x18    | 7:0  | Proximity data low byte  |
| PDATAH   | 0x19    | 7:0  | Proximity data high byte |





#### **APPLICATION INFORMATION: HARDWARE**

#### **LED Driver Pin with Proximity Detection**

The LUMENOLOGY ® Company

In a proximity sensing system, the included IR LED can be pulsed with more than 100 mA of rapidly switching current, therefore, a few design considerations must be kept in mind to get the best performance. The key goal is to reduce the power supply noise coupled back into the device during the LED pulses. Averaging of multiple proximity samples is recommended to reduce the proximity noise.

The first recommendation is to use two power supplies; one for the device  $V_{DD}$  and the other for the IR LED. In many systems, there is a quiet analog supply and a noisy digital supply. By connecting the quiet supply to the  $V_{DD}$  pin and the noisy supply to the LEDA pin, the key goal can be met. Place a 1-µF low-ESR decoupling capacitor as close as possible to the  $V_{DD}$  pin and another at the LEDA pin, and a 22-µF capacitor at the output of the LED voltage regulator to supply the 100-mA current surge.



Figure 12. Proximity Sensing Using Separate Power Supplies

If it is not possible to provide two separate power supplies, the device can be operated from a single supply. A 22- $\Omega$  resistor in series with the V<sub>DD</sub> supply line and a 1- $\mu$ F low ESR capacitor effectively filter any power supply noise. The previous capacitor placement considerations apply.



#### Figure 13. Proximity Sensing Using Single Power Supply

V<sub>BUS</sub> in the above figures refers to the I<sup>2</sup>C bus voltage which is either V<sub>DD</sub> or 1.8 V. Be sure to apply the specified I<sup>2</sup>C bus voltage shown in the Available Options table for the specific device being used.

The I<sup>2</sup>C signals and the Interrupt are open-drain outputs and require pull–up resistors. The pull-up resistor (R<sub>P</sub>) value is a function of the I<sup>2</sup>C bus speed, the I<sup>2</sup>C bus voltage, and the capacitive load. The TAOS EVM running at 400 kbps, uses 1.5-k $\Omega$  resistors. A 10-k $\Omega$  pull-up resistor (R<sub>PI</sub>) can be used for the interrupt line.

| TA   |             | S | TEXAS<br>ADVANCED<br>OPTOELECTRONIC<br>SOLUTIONS® |
|------|-------------|---|---------------------------------------------------|
| www. | taosinc.com |   |                                                   |

TAOS144B - SEPTEMBER 2012

# **APPLICATION INFORMATION: HARDWARE**

#### **PCB Pad Layout**

Suggested PCB pad layout guidelines for the surface mount module are shown in Figure 14. Flash Gold is recommended surface finish for the landing pads.



- NOTES: A. All linear dimensions are in mm.
  - B. This drawing is subject to change without notice.

#### Figure 14. Suggested Module PCB Layout

www.taosinc.com



TAOS144B - SEPTEMBER 2012

#### PACKAGE INFORMATION



#### Figure 15. Module Packaging Configuration

The LUMENOLOGY ® Company



TAOS144B - SEPTEMBER 2012

#### **CARRIER TAPE AND REEL INFORMATION**





- C. Symbols on drawing A<sub>o</sub>, B<sub>o</sub>, and K<sub>o</sub> are defined in ANSI EIA Standard 481-B 2001.
- D. Each reel is 330 millimeters in diameter and contains 2500 parts.
- E. TAOS packaging tape and reel conform to the requirements of EIA Standard 481-B.
- F. In accordance with EIA standard, device pin 1 is located next to the sprocket holes in the tape.
- G. This drawing is subject to change without notice.

#### Figure 16. Module Carrier Tape





The LUMENOLOGY ® Company

TAOS144B - SEPTEMBER 2012

#### SOLDERING INFORMATION

The module has been tested and has demonstrated an ability to be reflow soldered to a PCB substrate. The process, equipment, and materials used in these test are detailed below.

The solder reflow profile describes the expected maximum heat exposure of components during the solder reflow process of product on a PCB. Temperature is measured on top of component. The components should be limited to a maximum of three passes through this solder reflow profile.

| PARAMETER                                             | REFERENCE         | DEVICE         |
|-------------------------------------------------------|-------------------|----------------|
| Average temperature gradient in preheating            |                   | 2.5°C/sec      |
| Soak time                                             | t <sub>soak</sub> | 2 to 3 minutes |
| Time above $217^{\circ}C$ (T <sub>1</sub> )           | t <sub>1</sub>    | Max 60 sec     |
| Time above 230°C (T <sub>2</sub> )                    | t <sub>2</sub>    | Max 50 sec     |
| Time above $T_{peak} - 10^{\circ}C$ (T <sub>3</sub> ) | t <sub>3</sub>    | Max 10 sec     |
| Peak temperature in reflow                            | T <sub>peak</sub> | 260°C          |
| Temperature gradient in cooling                       |                   | Max –5°C/sec   |

#### Table 15. Solder Reflow Profile





TAOS144B – SEPTEMBER 2012

#### STORAGE INFORMATION

#### **Moisture Sensitivity**

Optical characteristics of the device can be adversely affected during the soldering process by the release and vaporization of moisture that has been previously absorbed into the package. To ensure the package contains the smallest amount of absorbed moisture possible, each device is dry-baked prior to being packed for shipping. Devices are packed in a sealed aluminized envelope called a moisture barrier bag with silica gel to protect them from ambient moisture during shipping, handling, and storage before use.

The Moisture Barrier Bags should be stored under the following conditions:

| Temperature Range | < 40°C                                                                    |
|-------------------|---------------------------------------------------------------------------|
| Relative Humidity | < 90%                                                                     |
| Total Time        | No longer than 12 months from the date code on the aluminized envelope if |
|                   | unopened.                                                                 |

Rebaking of the reel will be required if the devices have been stored unopened for more than 12 months and the Humidity Indicator Card shows the parts to be out of the allowable moisture region.

Opened reels should be used within 168 hours if exposed to the following conditions:

Temperature Range< 30°C</th>Relative Humidity< 60%</td>

If rebaking is required, it should be done at 50°C for 12 hours.

The Module has been assigned a moisture sensitivity level of MSL 3.



**PRODUCTION DATA** — information in this document is current at publication date. Products conform to specifications in accordance with the terms of Texas Advanced Optoelectronic Solutions, Inc. standard warranty. Production processing does not necessarily include testing of all parameters.

# LEAD-FREE (Pb-FREE) and GREEN STATEMENT

**Pb-Free (RoHS)** TAOS' terms *Lead-Free* or *Pb-Free* mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TAOS Pb-Free products are suitable for use in specified lead-free processes.

**Green (RoHS & no Sb/Br)** TAOS defines *Green* to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material).

**Important Information and Disclaimer** The information provided in this statement represents TAOS' knowledge and belief as of the date that it is provided. TAOS bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TAOS has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TAOS and TAOS suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

# NOTICE

Texas Advanced Optoelectronic Solutions, Inc. (TAOS) reserves the right to make changes to the products contained in this document to improve performance or for any other purpose, or to discontinue them without notice. Customers are advised to contact TAOS to obtain the latest product information before placing orders or designing TAOS products into systems.

TAOS assumes no responsibility for the use of any products or circuits described in this document or customer product design, conveys no license, either expressed or implied, under any patent or other right, and makes no representation that the circuits are free of patent infringement. TAOS further makes no claim as to the suitability of its products for any particular purpose, nor does TAOS assume any liability arising out of the use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages.

TEXAS ADVANCED OPTOELECTRONIC SOLUTIONS, INC. PRODUCTS ARE NOT DESIGNED OR INTENDED FOR USE IN CRITICAL APPLICATIONS IN WHICH THE FAILURE OR MALFUNCTION OF THE TAOS PRODUCT MAY RESULT IN PERSONAL INJURY OR DEATH. USE OF TAOS PRODUCTS IN LIFE SUPPORT SYSTEMS IS EXPRESSLY UNAUTHORIZED AND ANY SUCH USE BY A CUSTOMER IS COMPLETELY AT THE CUSTOMER'S RISK.

LUMENOLOGY, TAOS, the TAOS logo, and Texas Advanced Optoelectronic Solutions are registered trademarks of Texas Advanced Optoelectronic Solutions Incorporated.



TAOS144B - SEPTEMBER 2012





The LUMENOLOGY <sup>®</sup> Company