

### **General Description**

The HM 9270C/D is a complete DTMF receiver integrating both the bandsplit filter and digital decoder functions. The filter section uses switched capacitor techniques for high- and low-group filters and dial-tone rejection. Digital counting techniques are employed in the decoder to detect and decode all 16 DTMF tone-pairs into a 4-bit code. External component count is minimized by on-chip provision of a differential input amplifier, clock-oscillator and latched 3-state bus interface.

### Features

- Complete receiver in an 18-pin package.
- Excellent performance.
- CMOS, single 5 volt operation.
- Minimum board area.
- Central office quality.
- Low power consumption.
- Power-Down mode (HM9270D only).
- Inhibit-mode (HM9270D only).

### **Pin Configurations**





HM 9270C/D DTMF RECEIVER

### **Block Diagram (Figure 1)**



# **Pin Description**

| Pin    | Sym.            | Function                                                                                                                               |
|--------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------|
| 1<br>2 | IN+<br>IN-      | Non-Inverting input<br>Invering Input Connections to the front-end differential amplifier.                                             |
| 3      | GS              | Gain select. Gives access to output of front-end differential amplifier for connection of feedback resistor.                           |
| 4      | $V_{_{REF}}$    | Reference voltage output, nominally $V_{DD}/2$ . May be used to bias the inputs at midrail (see application diagram).                  |
| 5      | INH             | Inhibit (input) logic high inhibit the detection of 1633Hz internal built-in pull down resistor. (HM9270D only).                       |
| 6      | PWDN            | Power down (input). Active high power down the device and inhibit the oscillator internal built-in pull down resistor. (HM9270D only). |
| 7<br>8 | OSC1<br>OSC2    | Clock Input3.579545 MHz crystal connected between these pins complet Chock<br>internal oscillator.                                     |
| 9      | V <sub>ss</sub> | Negative power supply, normally connected to 0V.                                                                                       |
| 10     | TOE             | 3-state data output enable (input). Logic high enables the outputs Q1-Q4. Internal pull-up.                                            |



| Pin                  | Sym.                 | Function                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11<br>12<br>13<br>14 | Q1<br>Q2<br>Q3<br>Q4 | 3-state data outputs. When enabled by TOE, provide the code corresponding to the last valid tone-pair received (see code table).                                                                                                                                                                                                                                                                        |
| 15                   | StD                  | Delayed steering output. Presents a logic high when a received tone-pair has been registered and the output latch updated; returns to logic low when the voltage on St/GT falls below $V_{TSt}$ .                                                                                                                                                                                                       |
| 16                   | ESt                  | Early steering output. Presents a logic high immediately when the digital algorithm detects a recognizable tone-pair (signal condition). Any momentary loss of signal condition will cause ESt to return to a logic low.                                                                                                                                                                                |
| 17                   | St/GT                | Steering input/guard time output (bi-directional). A voltage greater than $V_{TSt}$ detected at St causes the device to register the detected tone-pair and update the output latch. A voltage less than $V_{TSt}$ frees the device to accept a new tone-pair. The GT output acts to reset the external steering time-constant; its state is a function of ESt and the voltage on St (see truth table). |
|                      |                      |                                                                                                                                                                                                                                                                                                                                                                                                         |

18  $V_{DD}$  Positive power supply, +5Volts.

## Absolute Maximum Ratings (Notes 1, 2 and 3)

| 6                                         |                       |                |        |
|-------------------------------------------|-----------------------|----------------|--------|
| Parameters                                | Min.                  | Max.           | Units  |
| Power Supply Voltage, $V_{DD}$ - $V_{ss}$ |                       | 6              | V      |
| Voltage on any pin                        | V <sub>ss</sub> - 0.3 | $V_{DD} + 0.3$ | V      |
| Current at any pin                        | 55                    | 10             | mA     |
| Operating temperature                     | -40                   | +85            | °C     |
| Storage temperature                       | -65                   | +150           | °C     |
| Package power dissipation                 |                       | 500            | mW     |
|                                           | .1 1 1                | 1 1 1 1 1      | .1 1 ' |

**Note** 1. Absolute maximum ratings are those values beyond which damage to the device may occur.

2. Unless otherwise specified, all voltages are referenced to ground.

3. Power dissipation temperature derating: -12  $^{mV}/_{oC}$  from 65  $^{o}C$  to 85  $^{o}C$ 

# **DC Electrical Characteristics**

| Parameter                      | Description                | <b>Test Conditions</b>        | Min. | Typ. | Max. | Units |
|--------------------------------|----------------------------|-------------------------------|------|------|------|-------|
| SUPPLY:                        |                            |                               |      |      |      |       |
| $V_{_{DD}}$                    | Operating Supply Voltage   |                               | 4.75 |      | 5.25 | V     |
| I                              | Operating Supply Current   |                               |      | 3.0  | 7    | mA    |
| P <sub>o</sub>                 | Power Consumption          | $f=3.579MHz; V_{DD}=5V$       |      | 15   | 35   | mW    |
| Is                             | Standby Current            | PWDN pin = $V_{DD}$           | -    | -    | 100  | μΑ    |
| INPUTS:                        |                            |                               |      |      |      |       |
|                                | Low Level Input Voltage    |                               |      |      | 1.5  | V     |
| $V_{_{\rm IH}}$                | High Level Input Voltage   |                               | 3.5  |      |      | V     |
|                                | Input Leakage Current      | $V_{IN} = V_{ss}$ or $V_{DD}$ |      | 0.1  |      | uA    |
| I<br>R <sub>IN</sub>           | Pull Up (Source) Current   | TOE (Pin 10)=OV               |      | 7.5  | 15   | uA    |
|                                | Input Signal               | @ 1kHz                        |      | 10   |      | MΩ    |
|                                | Impedance Inputs 1,2       |                               |      |      |      |       |
| $\mathbf{V}_{_{\mathrm{TSt}}}$ | Steering Threshold Voltage |                               |      | 2.35 |      | V     |



| Parameter       | Description                     | Test Conditions   | Min. | Typ. | Max. | Units |
|-----------------|---------------------------------|-------------------|------|------|------|-------|
| OUTPUTS:        |                                 |                   |      |      |      |       |
| V <sub>ol</sub> | Low Level Output Voltage        | No Load           |      | 0.03 |      | V     |
| V <sub>OH</sub> | High Level Output Voltage       | No Load           |      | 4.97 |      | V     |
| I <sub>OL</sub> | Output Low (Sink) Current       | $V_{OUT} = 0.4 V$ | 1.0  | 2.5  |      | mA    |
| I <sub>OH</sub> | Output High (Source) Current    | $V_{out} = 4.6V$  | 0.4  | 0.8  |      | mA    |
| $V_{_{REF}}$    | Output Voltage V <sub>REF</sub> | No Load           | 2.4  |      | 2.7  | V     |
| R <sub>OR</sub> | Output Resistance               |                   |      | 10   |      | KΩ    |

## **Operating Characteristics Gain Setting Amplifier**

| Parameter        | Description                    | Test Conditions                 | Min. | Typ. | Max. | Units       |
|------------------|--------------------------------|---------------------------------|------|------|------|-------------|
| I                | Input Leakage Current          | $V_{ss} < V_{IN} < V_{DD}$      |      | ±100 |      | nA          |
| R <sub>IN</sub>  | Input Resistance               |                                 |      | 10   |      | MΩ          |
| V <sub>os</sub>  | Input Offset Voltage           |                                 |      | ±25  |      | mV          |
| PSRR             | Power Supply Rejection         | 1kHz                            |      | 60   |      | dB          |
| CMRR             | Common Mode Rejection          | $-3.0V < V_{IN} < 3.0V$         |      | 60   |      | dB          |
| A <sub>VOL</sub> | DC Open Loop Voltage Gain      |                                 |      | 65   |      | dB          |
| f <sub>c</sub>   | Open Loop Unity Gain Bandwidth |                                 |      | 1.5  |      | MHz         |
| Ŭ <sub>o</sub>   | Output Voltage Swing           | $R_1^{3}100K\Omega$ to $V_{ss}$ |      | 4.5  |      | $V_{_{PP}}$ |
|                  | Tolerable capacitive load(GS)  |                                 |      | 100  |      | pF          |
| R <sub>L</sub>   | Tolerable resistive load(GS)   |                                 |      | 50   |      | KΩ          |
| V <sub>CM</sub>  | Common Mode Range              | No Load                         |      | 3.0  |      | $V_{_{PP}}$ |

Notes : 1.All voltages referenced to  $V_{_{DD}}$  unless otherwise noted. 2. $V_{_{DD}}$ = 5.0V,  $V_{_{SS}} = 0V$ ,  $T_{_A} = 25^{\circ}C$ .

### **AC Characteristics**

All voltages referenced to  $V_{ss}$  unless otherwise noted.  $V_{DD}=5.0V$ ,  $V_{ss}=0V$ ,  $T_A = 25^{\circ}C$ ,  $F_{CLK}=3.579545$  MNz, using test circuit of figure 2.

| Parameter   | Description                    | Min.        | Typ.  | Max.   | Units                           | Notes             |
|-------------|--------------------------------|-------------|-------|--------|---------------------------------|-------------------|
| SIGNAL COIT | TONS:                          |             |       |        |                                 |                   |
|             | Valid Input Signal level (each |             |       |        |                                 |                   |
|             | tone signal):MIN               |             |       | -40    | dBm                             | 1,2,3,5,6,9,11    |
|             |                                |             |       | 7.75   | $\mathrm{mV}_{_{\mathrm{RMS}}}$ | 1,2,3,5,6,9,11    |
|             | MAX                            | +1<br>883   |       |        | dBm<br>mV <sub>RMS</sub>        | 1,2,3,5,6,9,11    |
|             | Twist Accept Limit: Positive   |             | 10    |        | dB                              | 2,3,6,9,11        |
|             | Negative                       |             | 10    |        | dB                              | y- y- y-          |
|             | Freq. Deviation Accept Limit   |             | ±1.59 | %±2 Hz | Nom.                            | 2,3,5,9,11        |
|             | Freq. Deviation Reject Limit   | $\pm 3.5\%$ |       |        | Nom.                            | 2,3,5,11          |
|             | Third Tone Tolerance           |             | -16   |        |                                 | 2,3,4,5,9,10,11   |
|             | Noise Tolerance                |             | -12   |        | dB                              | 2,3,4,5,7,9,10,11 |
|             | Dial Tone Tolerance            |             | +18   |        | dB                              | 2,3,4,5,8,9,10,11 |



| Parameter         | Description         |             | Min.   | Typ.  | Max.   | Units | Notes                |    |
|-------------------|---------------------|-------------|--------|-------|--------|-------|----------------------|----|
| TIMING:           |                     |             |        |       |        |       |                      |    |
| t <sub>DP</sub>   | Tone Present Detec  | tion Time   | 5      | 14    | 16     | ms    | Refer to Fig. 4      |    |
| t <sub>DA</sub>   | Tone Absent Detec   | tion Time   | 0.5    | 4     | 8.5    | ms    |                      |    |
| t <sub>rec</sub>  | Tone Duration Acc   | ept         |        |       | 40     | ms    |                      |    |
| t <sub>rec</sub>  | Tone Duration Reje  | ect         | 20     |       |        | ms    | (User Adjustable)    |    |
| t <sub>ID</sub>   | Interdigit Pause Ac | cept        |        |       | 40     | ms    | Refer to "Guard Time | 20 |
| t <sub>DO</sub>   | Interdigit Pause Re | ject        |        | ms    | Adjust | ment" |                      |    |
| OUTPUTS:          |                     |             |        |       |        |       |                      |    |
| t <sub>PQ</sub>   | Propagation Delay   | (St to Q)   |        | 8     | 11     | μs    | $TOE = V_{DD}$       |    |
| t <sub>PSED</sub> | Propagation Delay   | (St to StD) |        | 12    |        | μs    | DD                   |    |
| t <sub>QSED</sub> | Output Data Set Up  | (Q to Std)  |        | 4.5   |        | μs    |                      |    |
| t <sub>PTE</sub>  | Propagation         | ENABLE      |        | 50    | 60     | ns    | $R_1 = 10k\Omega$    |    |
| t <sub>PTD</sub>  | Delay (TOE to Q)    | DISABLE     |        | 300   |        | ns    | $\tilde{C_L}$ =50pf  |    |
| CLOCK:            |                     |             |        |       |        |       |                      |    |
| $f_{_{CLK}}$      | Crystal/Clock Frequ | lency       | 3.5759 | 3.579 | 5 3.58 | 1 MHz |                      |    |
| $C_{LO}^{CLK}$    | • 1                 | pacitive    |        | / -   |        | pf    |                      |    |

Notes: 1.dBm = decibels above or below a reference power of 1mW into a 600 Ohm load.

2.Digit sequences consists of all 16 DTMF tones.

3. Tone duration = 40mS Tone pause = 40mS.

4.Nominal DTMF frequencies are used.

5.Both tones in the composite signal have an equal amplitude.

6.Tone pair is deviated by  $\pm 1.5\% \pm 2Hz$ .

7.Bandwidth limited (3kHz) Gaussian Noise.

8. The precise dial tone frequencies are (350Hz and 440Hz)  $\pm 2\%$ .

9.For an error rate of less than 1 in 10,000.

10.Referenced to the lowest level frequency component in DTMF signal.

11.Added A 0.1µf capacitor between  $V_{_{\rm DD}}$  and  $V_{_{\rm SS}}.$ 

### **Function Description**



FIGURE 2. SINGLE ENDED INPUT CONFIGURATION







The HM9270C/D monolithic DTMF receiver offers small size, low power consumption and high performance. Its architecture consists of a bandsplit filter section, which separates the high and low tones of receiver pair, followed by a digital counting section which verifies the frequency and duration of the received tones before passing the corresponding code to the output bus.

### FILTER SECTION

Separation of the low-group and high-group tones is achieved by applying the dual tone signal to the inputs of two filters a sixth order for the high group and an eighth order for the low group. The bandwidths of which correspond to the bands enclosing the low-group and high-group tones (see Fig. 4). The filter section also in corporates notches at 350Hz and 440 Hz for exceptional dial-tone rejection. Each filter output is followed by a second-order switched-capacitor section which smooths the signals prior to limiting. Limiting is performed by high-gain comparators which are provided with hysteresis to prevent detection of unwanted low-level signals and noise; the outputs of the comparators provide full-rail logic swings at the frequencies of the incoming tones.

#### **Decoder Section**

The decoder used digital counting techniques to determine the frequencies of the limited tones and to verify that they correspond to standard DTMF frequencies. A complex averaging algorithm(protects) against tone simulation by extraneous signals, such as voice, while providing tolerance to smalll frequency deviations and variations. This averaging algorithm has been developed to ensure an optimum combination of immunity to "talk-off" and tolerance to the presence of interfering signals ("third tones") and noise. When the detector recognizes the simultaneous presence of two valid tones (referred to as "signal condition" in some industry specifications), it raises the "early steering" flag (ESt). Any subsequent loss of signal condition will cause ESt to fall.

| Flow   | Fhigh  | KEY     | TOE | Q4     | Q3      | Q2     | Q1 |
|--------|--------|---------|-----|--------|---------|--------|----|
| 697    | 1209   | 1       | Η   | 0      | 0       | 0      | 1  |
| 697    | 1336   | 2       | Η   | 0      | 0       | 1      | 0  |
| 697    | 1477   | 3       | Н   | 0      | 0       | 1      | 1  |
| 770    | 1209   | 4       | Η   | 0      | 1       | 0      | 0  |
| 770    | 1336   | 5       | Η   | 0      | 1       | 0      | 1  |
| 770    | 1477   | 6       | Η   | 0      | 1       | 1      | 0  |
| 852    | 1209   | 7       | Η   | 0      | 1       | 1      | 1  |
| 852    | 1336   | 8       | Η   | 1      | 0       | 0      | 0  |
| 852    | 1477   | 9       | Η   | 1      | 0       | 0      | 1  |
| 941    | 1336   | 0       | Η   | 1      | 0       | 1      | 0  |
| 941    | 1209   | *       | Η   | 1      | 0       | 1      | 1  |
| 941    | 1477   | #       | Η   | 1      | 1       | 0      | 0  |
| 697    | 1633   | А       | Η   | 1      | 1       | 0      | 1  |
| 770    | 1633   | В       | Н   | 1      | 1       | 1      | 0  |
| 852    | 1633   | С       | Η   | 1      | 1       | 1      | 1  |
| 941    | 1633   | D       | Η   | 0      | 0       | 0      | 0  |
| -      | -      | ANY     | L   | Ζ      | Ζ       | Ζ      | Z  |
| L = LC | GIC LO | W , H = | LOG | IC HIC | GH, Z = | = HIGH | ł  |
| IMPEI  | DANCE  |         |     |        |         |        |    |

FIGURE 4. LOGIC TABLE



#### FIGURE 5. TIMING DIAGRAM



- A. Short tone bursts: detected. Tone duration is invalid.
- B. Tone #n is detected. Tone duration is valid. Decoded to outputs.
- C. End of tone #n is dectected and validated.
- D. 3 State outputs disabled (high impedance).

E. Tone #n + 1 is detected. Tone duration is valid. De coded to outputs.

- F. Tristate outputs are enabled. Acceptable drop out of tone #n + 1 does not negister at outputs.
- G. End of tone #n + 1 is detected and validated.

#### FIGURE 5. TIMING DIAGRAM

#### STEERING CIRCUIT

Before registration of a decoded tone-pair, the receiver checks for a valid signal duration (referred to as "character-recognition-condition"). This check is per-

formed by an external RC time-constant driven by ESt. A logic high on ESt causes  $V_c$  (see Fig. 5) to rise as the capacitor discharges. Provided signal-condition is maintained (ESt remains high) for the validation period ( $t_{\rm GTP}$ ), Vc reaches the threshold ( $V_{\rm TSI}$ ) of the steering logic to register the tone-pair, latching its corresponding 4-bit code (see Fig. 3) into the output latch. At this point,



#### FIGURE 6. TYPICAL FILTER CHARACTERISTIC

the GT output is activated and drives  $V_c$  to  $V_{DD}$ . GT continues to drive high as long as ESt remains high. Finally after a short delay to allow the output latch to settle, the "delayed-steering" output flag, StD, goes high, signaling that a recieved tone-pair has been registered. The contents of the output lacth are made available on the 4-bit output bus by raising the 3-state control input (TOE) to a logic high. The steering circuit works in reverse to validate the interdigit paues between signals. Thus, as well as rejecting signals too short to be considered valid, the receiver will tolerate signal interruptions ("drop-out") too short to be considered a valid pause. The facility, together with the capability of selecting the steering time-constants externally, allows the designer to tailor performance to meet a wide variety of system requiremetns.





#### FIGURE 7. BASIC STEERING CIRCUIT

#### **Guard Time Adjustment**

In many situations not requiring independent selection of receive and pause, the simple steering circuit of Fig. 7 is applicable. Component values are chosen according to the following formulae:

 $t_{REC} = t_{DP} + t_{GTP}$   $t_{ID} = t_{DA} + t_{GTA}$ The value of  $t_{DP}$  is a parameter of the device (see table) and  $t_{REC}$  is the minimum signal duration to be recognized by the receiver. A value for C of 0.1 µF is recommended for most applications, leaving R to be selected by the designer. For example, a suitable value of R for a  $t_{REC}$  of 40mS would be 300k.

Different steering arrangements may be used to select independently the guard-times for tone-present  $(t_{GTP})$  and tone-absent  $(t_{GTA})$ . This may be necessary to meet system specifications which place both accept and reject limits on both tone duration and interdigital pause.

Guard-time adjustment also allows the designer to tailor system parameters such as talk off and noise immunity. Increasing  $t_{REC}$  improves talk-off performance, since it reduces the probability that tones simulated by speech will maintain signal condition for long enough to be registered. On the other hand, a relatively short  $t_{REC}$  with a long  $t_{DO}$  would be appropriate for extremely noisy environments where fast acquisition time and immunity to drop - outs would be required. Design information for guard-time adjustment is shown in Fig. 8.





#### **Input Configuration**

The input arrangement of the HM9270C/D provides a differential-input operational amplifier as well as a bias source ( $V_{REF}$ ) which is used to bias the inputs at mid-rail.

Provision is made for connection of a feedback resistor to the op-amp output (GS) for adjustment of gain. In a single-ended configuration, the input pins are connected as shown in Fig. 2 with the op-amp connected for unity gain and  $V_{\text{RFF}}$  biasing the input at  $1/2V_{\text{DD}}$ .

Fig. 9 shows the differential configuration, which permits the adjustment of gain with the feedback resistor R5.



FIGURE 9. DIFFERENTIAL INPUT CONFIGURATION

#### Power - down and inhibit mode

A logic high applied to pin 6 (PWDN) will power the device to minimize the power consumption in a standby mode. It stops the oscillator and the functions of the filters.

Inhibit mode is enabled by a logic high input to the pin 5 (INH). It inhibits the detection of 1633 Hz. The output code will remain the same as the previous detected code (see table 1).

| fLow | Fhigh | Key | TOE | Q4 | Q3 | Q2 | Q1 | fLow | Fhigh | Key | TOE | Q4 | Q3    | Q2    | Q1  |
|------|-------|-----|-----|----|----|----|----|------|-------|-----|-----|----|-------|-------|-----|
| 697  | 1209  | 1   | Н   | Ĺ  | Ĺ  | L  | Ĥ  | 697  | 1209  | 1   | Н   | Ĺ  | Ĺ     | L     | Ĥ   |
| 697  | 1336  | 2   | Н   | L  | L  | Н  | L  | 697  | 1336  | 2   | Н   | L  | L     | Н     | L   |
| 697  | 1477  | 3   | Η   | L  | L  | Η  | Н  | 697  | 1477  | 3   | Η   | L  | L     | Н     | Н   |
| 770  | 1209  | 4   | Н   | L  | Н  | L  | L  | 770  | 1209  | 4   | Η   | L  | Н     | L     | L   |
| 770  | 1336  | 5   | Н   | L  | Η  | L  | Н  | 770  | 1336  | 5   | Н   | L  | Н     | L     | Н   |
| 770  | 1477  | 6   | Η   | L  | Η  | Н  | L  | 770  | 1477  | 6   | Н   | L  | Н     | H     | L   |
| 852  | 1209  | 7   | Η   | L  | Η  | Н  | Н  | 852  | 1209  | 7   | Η   | L  | Н     | Н     | Н   |
| 852  | 1336  | 8   | Н   | Н  | L  | L  | L  | 852  | 1336  | 8   | Н   | Н  | L     | L     | L   |
| 852  | 1477  | 9   | Η   | Н  | L  | L  | Н  | 852  | 1477  | 9   | Η   | Н  | L     | L     | Н   |
| 941  | 1336  | 0   | Η   | Н  | L  | Н  | L  | 941  | 1336  | 0   | Η   | Н  | L     | Н     | L   |
| 941  | 1209  | *   | Η   | Н  | L  | Н  | Н  | 941  | 1209  | *   | Η   | Н  | L     | H     | Н   |
| 941  | 1477  | #   | Η   | Н  | Η  | L  | L  | 941  | 1477  | #   | Η   | Н  | Н     | L     | L   |
| 697  | 1633  | Α   | Н   | Н  | Η  | L  | Н  | 697  | 1633  | Α   | Η   |    |       |       |     |
| 770  | 1633  | В   | Η   | Н  | Η  | Н  | L  | 770  | 1633  | В   | Η   |    |       |       |     |
| 852  | 1633  | C   | Η   | Н  | Η  | Н  | Н  | 852  | 1633  | С   | Η   |    | REVIO | US DA | AIA |
| 941  | 1633  | D   | Н   | L  | L  | L  | L  | 941  | 1633  | D   | Н   |    |       |       |     |
| -    | -     | ANY | L   | Ζ  | Ζ  | Ζ  | Ζ  | -    | -     | ANY | L   | Ζ  | Ζ     | Z     | Ζ   |

#### Table 1: Truth table

 $INH = V_{ss}$ 

(Z: high impedance)

INH=V<sub>DD</sub>



# SPECIAL PACKAGE PIN CONFIGURATIONS

# HM9270DM

| IN+ 1<br>IN- 2<br>GS 3<br>VREF 4<br>INH 5<br>PWDN 6<br>OSC1 7<br>OSC2 7<br>OSC2 7<br>Vss 9<br>NC 10 | 20<br>19<br>18<br>17<br>16<br>15<br>14<br>13<br>12<br>11 | VDD   St/GT   EST   StD   Q4   Q3   Q2   Q1   TOE   NC |
|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------|
|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------|