

# SM5166AV PLL Synthesizer IC

## **OVERVIEW**

The SM5166AV is a PLL synthesizer IC developed for application in pagers and fabricated using NPC's Molybdenum-gate CMOS process. It incorporates independently-controlled reference frequency and operating frequency dividers, and operates from a low-voltage supply to realize low power dissipation. It features a charge pump that operates at 3 V, making possible a wide range of VCO designs.

## FEATURES

- Operating frequency
  - $f_{FIN} = 100 \text{ MHz} (V_{DD1} = 1.00 \text{ V})$
  - $f_{FIN} = 90 \text{ MHz} (V_{DD1} = 0.95 \text{ V})$
- Reference frequency
  - $f_{XIN} = 25 \text{ MHz}$
  - $(V_{DD1} = 0.95 V, External Input)$
  - f<sub>XIN</sub> = 16 MHz\* (V<sub>DD1</sub> = 0.95 V, Internal oscillaton) NOTE) \* : NPC's recommended frequency. Confirm with crystal supplier.
- Unlock signal output pin
- Output circuit for passive filter connection
- -10 to 60 °C operating temperature range
- Standby function for low current consumption
- Boost-up signal output for fast locking
- Supply voltages
  - V<sub>DD1</sub> = 0.95 to 1.5 V (prescaler, counters)
  - $V_{DD2} = 2.0$  to 3.3 V
  - (charge pump)
- 40 to 65528 reference frequency divider ratio range (with 1/8 prescaler built-in) set by serial input data
- 1056 to 65535 operating frequency divider ratio range set by serial input data
- 16-pin VSOP
- Molybdenum-gate CMOS process

## **PINOUT**(TOP VIEW)



## PACKAGE DIMENSIONS

Unit: mm

### 16-pin VSOP



## **BLOCK DIAGRAM**



## **PIN DESCRIPTION**

| Number | Name | I/O | Description                                                                                                                                                                                               |
|--------|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | XIN  | I   | Reference frequency divider crystal (oscillator) connection pins. Alternatively, an external clock input can<br>be connected to XIN. The clock is also output on XOUT.                                    |
| 2      | XOUT | 0   | Feedback resistor built-in for AC-coupled inputs.                                                                                                                                                         |
| 3      | VDD2 | -   | Phase detector, charge pump and boost-up signal 3 V supply                                                                                                                                                |
| 4      | DB   | 0   | boost-up signal output for faster locking                                                                                                                                                                 |
| 5      | DO   | 0   | Phase detector output pin.<br>Built-in charge pump and tristate output means that this output can be connected to a low-pass filter.<br>The output polarity is preset for connection to a passive filter. |
| 6      | VSS  | -   | Ground pin                                                                                                                                                                                                |
| 7      | FIN  | I   | Operating frequency divider input pin.<br>Feedback resistor built-in for AC-coupled inputs.                                                                                                               |
| 8      | VDD1 | -   | Reference frequency and operating frequency prescaler and counter 1 V supply                                                                                                                              |
| 9      | NC   | -   | No connection                                                                                                                                                                                             |
| 10     | LD   | 0   | Unlock signal output pin. (Unlocked when HIGH)<br>The function of LD can be turned OFF using the LD input control bit (LD should be tied LOW when not<br>used).                                           |
| 11     | CLK  | I   | Control data clock input pin                                                                                                                                                                              |
| 12     | DATA | I   | Control data input pin                                                                                                                                                                                    |
| 13     | LE   | I   | Control data latch enable signal input pin                                                                                                                                                                |
| 14     | OPR  | I   | Power-save control pin.<br>Start when HIGH, standby mode when LOW.                                                                                                                                        |
| 15     | NC   | -   | No connection                                                                                                                                                                                             |
| 16     | TEST | I   | Test pin.<br>Pull-down resistor built-in. Leave open or connect to ground for normal operation.                                                                                                           |

## SPECIFICATIONS

## Absolute Maximum Ratings

 $V_{SS} = 0 V$ 

| Parameter                 | Symbol           | Pin name           | Rating                            | Unit |
|---------------------------|------------------|--------------------|-----------------------------------|------|
| Supply voltage            | V <sub>DD1</sub> | VDD1               | -0.3 to 2.0                       | V    |
| Supply vollage            | V <sub>DD2</sub> | VDD2               | -0.3 to 7.0                       | V    |
| Input voltago rango       | V <sub>IN1</sub> | FIN, XIN, TEST     | $V_{SS} - 0.3$ to $V_{DD1} + 0.3$ | V    |
| Input voltage range       | V <sub>IN2</sub> | OPR, CLK, DATA, LE | $V_{SS} - 0.3$ to $V_{DD2} + 0.3$ | V    |
| Storage temperature range | T <sub>stg</sub> |                    | -40 to 125                        | °C   |
| Power dissipation         | PD               |                    | 150                               | mW   |
| Soldering temperature     | T <sub>sld</sub> |                    | 255                               | °C   |
| Soldering time            | t <sub>sld</sub> |                    | 10                                | S    |

## **Recommended Operating Conditions**

 $V_{SS} = 0 V$ 

| Parameter                   | Symbol           | Condition | Rating      | Unit |
|-----------------------------|------------------|-----------|-------------|------|
| Supply voltage              | V <sub>DD1</sub> |           | 0.95 to 1.5 | V    |
| Supply vollage              | V <sub>DD2</sub> |           | 2.0 to 3.3  | V    |
| Operating temperature range | T <sub>opr</sub> |           | -10 to 60   | °C   |

## **Electrical Characteristics**

 $V_{SS}$  = 0 V,  $V_{DD1}$  = 0.95 to 1.5 V,  $V_{DD2}$  = 2.0 to 3.3 V,  $T_a$  = –10 to 60  $^\circ C$ 

| Parameter                                  | Symbol            | Condition                                                            |                                      | Rating |      |      | Unit   |
|--------------------------------------------|-------------------|----------------------------------------------------------------------|--------------------------------------|--------|------|------|--------|
| Falainetei                                 |                   |                                                                      |                                      | min    | typ  | max  | onit   |
| VDD1 operating current consumption         | I <sub>DD1</sub>  | Note 1.                                                              |                                      | -      | 0.70 | 1.10 | mA     |
|                                            |                   | Note 2.                                                              |                                      | -      | 0.75 | 1.20 |        |
| VDD2 standby current                       | I <sub>DD2</sub>  | Note 3.                                                              |                                      | -      | 0.01 | 10.0 | μΑ     |
| FIN maximum operating input frequency      | f                 | 300 mVp-p sine<br>wave                                               | V <sub>DD1</sub> = 0.95 to 1.50<br>V | 90     | -    | -    | MHz    |
| The maximum operating input nequency       | f <sub>max1</sub> |                                                                      | V <sub>DD1</sub> = 1.00 to 1.50<br>V | 100    | -    | -    |        |
| XIN maximum operating input frequency      | f <sub>max2</sub> | 300 mVp-p sine wave (external input)                                 |                                      | 25     | -    | -    | MHz    |
| FIN minimum operating input frequency      | f <sub>min1</sub> | 300 mVp-p sine wave                                                  |                                      | -      | -    | 40   | MHz    |
| XIN minimum operating input frequency      | f <sub>min2</sub> | 300 mVp-p sine wave (external input)                                 |                                      | -      | -    | 9    | MHz    |
| FIN input amplitude                        | V <sub>FIN</sub>  | $V_{DD1}$ = 0.95 to 1.50 V, $f_{FIN}$ = 90 MHz, AC coupling          |                                      | 0.3    | -    | -    | - Vp-p |
|                                            | ¥ FIN             | $V_{DD1}$ = 1.00 to 1.50 V, $f_{FIN}$ = 100 MHz, AC coupling         |                                      | 0.3    | -    | -    |        |
| XIN input amplitude                        | V <sub>XIN</sub>  | f <sub>XIN</sub> = 25 MHz sine wave, AC coupling<br>(external input) |                                      | 0.3    | -    | -    | Vp-р   |
| OPR, CLK, DATA, LE LOW-level input voltage | V <sub>IL</sub>   |                                                                      |                                      | -      | -    | 0.3  | V      |

### SM5166AV

| Parameter                                     | Symbol           | Condition                          | Rating |     |     | 11   |
|-----------------------------------------------|------------------|------------------------------------|--------|-----|-----|------|
| Parameter                                     |                  |                                    | min    | typ | max | Unit |
| OPR, CLK, DATA, LE HIGH-level input voltage   | V <sub>IH</sub>  |                                    | 1.5    | -   | -   | V    |
| FIN LOW-level input current                   | I <sub>IL1</sub> | V <sub>II</sub> = 0 V              | -      | -   | 60  | μA   |
| XIN LOW-level input current                   | I <sub>IL2</sub> |                                    | -      | -   | 10  | μA   |
| FIN HIGH-level input current                  | I <sub>IH1</sub> | N N                                | -      | -   | 60  | μA   |
| XIN HIGH-level input current                  | I <sub>IH2</sub> | $V_{IH} = V_{DD1}$                 | -      | -   | 10  | μA   |
| DO, DB LOW-level output current               | I <sub>OL</sub>  | Note 4.                            | 1.0    | -   | -   | mA   |
| DO, DB HIGH-level output current              | I <sub>ОН</sub>  | Note 5.                            | 1.0    | -   | -   | mA   |
| Tristate output high-impedance leakage        | I <sub>OZL</sub> | V <sub>OL</sub> = 0 V              | -      | -   | 100 | nA   |
| current                                       | I <sub>OZH</sub> | V <sub>OH</sub> = V <sub>DD2</sub> | -      | -   | 100 | nA   |
| $DATA \to CLK \text{ setup time}$             | t <sub>SU1</sub> |                                    | 2      | -   | -   | μs   |
| $\text{CLK} \rightarrow \text{LE}$ setup time | t <sub>SU2</sub> | See the timing diagrams.           | 2      | -   | -   | μs   |
| Hold time                                     | t <sub>H</sub>   |                                    | 2      | -   | -   | μs   |

1. V<sub>DD1</sub> = 0.95 to 1.05 V, V<sub>DD2</sub> = 2.7 to 3.3 V, f<sub>FIN</sub> = 90 MHz (300 mVp-p sine wave), f<sub>XIN</sub> = 14.4 MHz (300 mVp-p sine wave), OPR = HIGH, no output load

2. V<sub>DD1</sub> = 1.00 to 1.05 V, V<sub>DD2</sub> = 2.7 to 3.3 V, f<sub>FIN</sub> = 100 MHz (300 mVp-p sine wave), f<sub>XIN</sub> = 14.4 MHz (300 mVp-p sine wave), OPR = HIGH, no output load

3.  $V_{DD1} = 0 V, V_{DD2} = 2.7 \text{ to } 3.3 V, \text{ OPR} = \text{LOW}, \text{ no input/output load (i.e. CLK = DATA = LE = 0 V)}$ 4. DO and DB outputs are derived from the  $V_{DD2}$  supply.  $V_{DD2} = 2.7 \text{ to } 3.3 V, V_{OL} = 0.4 V$ 5. DO and DB outputs are derived from the  $V_{DD2}$  supply.  $V_{DD2} = 2.7 \text{ to } 3.3 V, V_{OH} = V_{DD2} - 0.4 V$ 

### DATA, CLK, and LE timing



### FUNCTIONAL DESCRIPTION

### Operating Frequency Divider (N-counter) Structure

The operating frequency divider generates a comparator frequency signal (FV), which is input to the phase comparator, by dividing the VCO signal input on pin FIN.

The operating frequency divider is comprised by dual modulus prescalers, a 5-bit swallow counter and a 11-bit main counter.

The settings for the prescaler (P and P + 1), swallow counter (S) and main counter (M) are related to the comparator frequency divider ratio by:

$$\mathbf{N} = (\mathbf{P}+1) \times \mathbf{S} + \mathbf{P}(\mathbf{M}-\mathbf{S})$$

$$= PM + S$$

The counter value ranges are P = 32, P + 1 = 33, S = 0 to 31, and M = 32 to 2047. Therefore, the operating frequency divider ratio range N is 1056 to 65535.

# Reference Frequency Divider (R-counter) Structure

The reference frequency divider generates a comparator frequency signal (FR), which is input to the phase comparator, by dividing the reference frequency input either from an external signal on XIN or from a crystal connected between XIN and XOUT.

The reference frequency divider is comprised by a fixed divide-by-8 prescaler and an 13-bit reference counter.

The settings for the prescaler (A = 8) and reference counter (R) are related to the reference frequency divider ratio by:

### $\mathbf{R} = \mathbf{A}\mathbf{B} = \mathbf{8}\mathbf{B}$

The counter value ranges are A = 8 and B = 5 to 8191. Therefore, the reference frequency divider ratio range is R = 40 to 65528.

### Input Data

The input data should be specified keeping in mind the  $V_{DD2}$  supply. The data is input using CLK, DATA and LE pins into the shift register and latch which operate from the  $V_{DD2}$  supply. However, the  $V_{DD1}$  supply level can vary.

The control data input uses a 3-line 17-bit serial interface comprising the clock (CLK), data input (DATA) and latch enable (LE). The data is input with the MSB first. The last (17th) bit is used as the latch select control bit. Data is written to the shift register on the rising edge of the clock signal. Accordingly, the data should change state on the falling edge of the clock signal. Data is transferred from the shift register to the latch when the latch enable (LE) signal goes HIGH. Accordingly, the latch enable signal should be held LOW while data is being written to the shift register.

The clock and data input signals are both ignored when the latch enable signal goes HIGH. Also, the CLK, DATA and LE inputs should be tied LOW when not setting data.

# Input Data Format





Figure 1. Comparator data format

### Latch select

The last (17th) data bit determines the status of the shift register data latch.

Table 1. Latch select bit function

| Bit 17 | Latch                                                                     |
|--------|---------------------------------------------------------------------------|
| 0      | Swallow counter and main counter frequency divider ratio latch select     |
| 1      | Reference frequency counter divider ratio data and LD output latch select |

### Swallow counter and main counter frequency divider



Figure 2. Swallow counter and main counter frequency divider data format

### Input data example

If the VCO output ( $f_{VCO}$ ) is trebled, the output frequency ( $f_{LO}$ ) is 251.3 MHz, and the channel bandwidth ( $f_{CH}$ : operating frequency ( $f_R$ ) × 3) is 25 kHz, then the comparator frequency divider ratio N is given by:

N = 
$$\frac{f_{LO}}{f_{CH}} = \frac{f_{VCO} \times 3}{f_R \times 3} = \frac{251.3/3}{0.025/3} = 10052 = 32 \times 314 + 4$$

Therefore, the swallow counter count is 4  $(00100)_2$  and the main frequency divider counter count is 314  $(0000100111010)_2$ . The input data format is shown in figure 3.



Figure 3. Swallow counter and main counter frequency divider data example





Figure 4. Reference counter data and LD output setting format

### Input data example

If the VCO output ( $f_{VCO}$ ) is trebled, the crystal frequency is 12.8 MHz and the channel bandwidth ( $f_{CH}$ : comparator frequency ( $f_R$ ) × 3) is 25 kHz, then the reference frequency divider ratio R is given by:

NR = 
$$\frac{\text{Xtal}}{\text{f}_{\text{CH}}} = \frac{\text{Xtal}}{\text{f}_{\text{R}} \times 3} = \frac{12.8}{0.025/3} = 1536 = 8 \times 192$$

Therefore, the reference counter count is 192  $(00011000000)_2$ . The input data format is shown in figure 5.



### **Boost-up Signal**

If the PLL momentarily loses lock as a result of a phase error, a level signal is output on pin DB. When the PLL is operating in lock, output DB goes high impedance.

When the PLL starts up, the signal on DB charges the low-pass filter capacitor in anticipation of highspeed locking. After the boost-up signal is output and the PLL phase error comes within tolerance, the boost-up circuit stops and operation continues when the 2 supplies ( $V_{DD1}$ ,  $V_{DD2}$ ) are applied and OPR goes HIGH once only. After the boost-up circuit stops, new data is written and the boost-up signal is not output even if the VCO is not in lock.

### **Operating principles**

When the PLL is operating with a phase error within fixed tolerance, an internal WINDOWN signal is generated, as shown in figure 6. This signal is in sync with the N counter output signal (FV) and is 64 cycles of the FIN input period in length centered about the falling edge of FV.

If the phase detector error correction signal occurs before the WINDOWN LOW-level pulsewidth, the HIGH-level output from DB continues. However, if the error correction signal occurs wholly within the WINDOWN LOW-level pulsewidth, DB goes high impedance and the boost-up circuit operation stops.

The above description applies when the error correction signal is revising up. When the error correction signal is revising down, DB goes LOW.



Figure 6. boost-up signal timing

### Standby Mode

The SM5166AV enters standby mode when OPR goes LOW. In this mode, the states and functions shown in table 2 occur.

In standby mode, some current flows into VDD1 (FIN and XIN prescaler current). Therefore, it is necessary to reduce  $V_{DD1}$  to 0 V to fully reduce

current consumption and reduce power dissipation.

Table 2. Standby mode block states

| Block               | State                                     |
|---------------------|-------------------------------------------|
| DO and DB           | Floating (high impedance)                 |
| LD                  | LOW-level output                          |
| Phase<br>comparator | Reset                                     |
| Input FIN           | Feedback resistor is cutoff (HIGH level)  |
| Input XIN           | Feedback resistor is cutoff (HIGH level)  |
| N counter           | Reset                                     |
| R counter           | Reset                                     |
| Latch data          | Stored (while $V_{DD2}$ is within rating) |

### **Phase Comparator Timing Diagram**

The DO output circuit polarity is configured for connection to an external passive filter.

The signals compared are FV and FR, which are the internal operating frequency divider output signal and reference frequency divider output signal, respectively.

The timing and passive filter basic structure are shown in figures 7 and 8, respectively.



Figure 8. Passive filter

NIPPON PRECISION CIRCUITS INC. reserves the right to make changes to the products described in this data sheet in order to improve the design or performance and to supply the best possible products. Nippon Precision Circuits Inc. assumes no responsibility for the use of any circuits shown in this data sheet, conveys no license under any patent or other rights, and makes no claim that the circuits are free from patent infringement. Applications for any devices shown in this data sheet are for illustration only and Nippon Precision Circuits Inc. makes no claim or warranty that such applications will be suitable for the use specified without further testing or modification. The products described in this data sheet are not intended to use for the apparatus which influence human lives due to the failure or malfunction of the products. Customers are requested to comply with applicable laws and regulations in effect now and hereinafter, including compliance with export controls on the distribution or dissemination of the products. Customers shall not export, directly or indirectly, any products without first obtaining required licenses and approvals from appropriate government agencies.



NIPPON PRECISION CIRCUITS INC.

4-3, 2-chome Fukuzumi Koutou-ku, Tokyo 135-8430, Japan Telephone: 03-3642-6661 Facsimile: 03-3642-6698

NC9610BE 1997.05

DO

LD

CIRCUITS

## **INPUT/OUTPUT EQUIVALENT**

XIN, XOUT



VDD1

VDD1

77

\_\_\_\_\_\_ Diffused Resistor





FIN







From Internal

Circuit

FIN1







DB

NIPPON PRECISION CIRCUITS INC. reserves the right to make changes to the products described in this data sheet in order to improve the design or performance and to supply the best possible products. Nippon Precision Circuits Inc. assumes no responsibility for the use of any circuits shown in this data sheet, conveys no license under any patent or other rights, and makes no claim that the circuits are free from patent infringement. Applications for any devices shown in this data sheet are for illustration only and Nippon Precision Circuits Inc. makes no claim or warranty that such applications will be suitable for the use specified without further testing or modification. The products described in this data sheet are not intended to use for the apparatus which influence human lives due to the failure or malfunction of the products. Customers are requested to comply with applicable laws and regulations in effect now and hereinafter, including compliance with export controls on the distribution or dissemination of the products. Customers shall not export, directly or indirectly, any products without first obtaining required licenses and approvals from appropriate government agencies.



### NIPPON PRECISION CIRCUITS INC.

4-3, 2-chome Fukuzumi Koutou-ku, Tokyo 135-8430, Japan Telephone: 03-3642-6661 Facsimile: 03-3642-6698

NC9610BE 1997.05