COMPLETE LCD SOLUTIONS ### ATM4823A-NC-FBD Date: August 18, 2004 ### **REVISION HISTORY** #### ATM4823A | | Version | Content | Date | |----|---------|-----------------|----------| | 1. | Α | Initial Release | 08/18/04 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ### 1. LCD Module Characteristics | No. | Item | Characteristics | Units | |------|--------------------|---------------------------------|-------| | (1) | Module Size | 164.9 (W) x 100.0 (H) x 6.7 (D) | mm | | (2) | Format | 480 x (R.G.B.) x 234 | Dots | | (3) | Active Area | 154.08 (W) x 86.58(H) | mm | | (4) | Screen Size (inch) | 7.0 (Diagonal) | inch | | (5) | Dot Pitch | 0.107 (w) x 0.370 (H) | mm | | (6) | Weight (g) | 160 +/- 10 | g | | (7) | LCD Type | CSTN (Negative/ Transmissive) | | | (8) | Surface treatment | AG (5.5%) with WV film | | | (9) | Viewing Direction | 6 O'clock | | | (10) | Back Light | CCFL | | #### B. Electrical specifications 1.Pin assignment a. TFT-LCD panel driving section | Pin no | Symbol | I/O | Description | Remark | |--------|-----------|-----|---------------------------------------------------------|----------| | 1 | GND | - | Ground for logic circuit | | | 2 | Vcc | ı | Supply voltage of logic control circuit for scan driver | | | 3 | $V_{GL}$ | ı | Negative power for scan driver | | | 4 | $V_{GH}$ | ı | Positive power for scan driver | | | 5 | STVR | 1/0 | Vertical start pulse | Note 1 | | 6 | STVL | 1/0 | Vertical start pulse | Note 1 | | 7 | CKV | ı | Shift clock input for scan driver | | | 8 | U/D | I | UP/DOWN scan control input | Note 1,2 | | 9 | OEV | ı | Output enable input for scan driver | | | 10 | VCOM | I | Common electrode driving signal | | | 11 | VCOM | ı | Common electrode driving signal | | | 12 | L/R | I | LEFT/RIGHT scan control input | Note 1,2 | | 13 | MOD | ı | Sequential sampling and simultaneous sampling setting | Note 3 | | 14 | OEH | ı | Output enable input for data driver | | | 15 | STHL | 1/0 | Start pulse for horizontal scan line | Note 1 | | 16 | STHR | 1/0 | Start pulse for horizontal scan line | Note 1 | | 17 | CPH3 | I | Sampling and shifting clock pulse for data driver | | | 18 | CPH2 | ı | Sampling and shifting clock pulse for data driver | | | 19 | CPH1 | I | Sampling and shifting clock pulse for data driver | | | 20 | Vcc | ı | Supply voltage of logic control circuit for data driver | | | 21 | GND | - | Ground for logic circuit | | | 22 | VR | I | Alternated video signal input(Red) | | | 23 | VG | I | Alternated video signal input(Green) | | | 24 | VB | I | Alternated video signal input(Blue) | | | 25 | $AV_{DD}$ | I | Supply voltage for analog circuit | | | 26 | AVss | - | Ground for analog circuit | | Note 1: Selection of scanning mode (please refer to the following table) | Setting of control | | | | T state<br>t pulse | | Scanning direction | | |--------------------|-----|------|------|--------------------|------|------------------------------------------|--| | U/D | L/R | STVR | STVL | STHR | STHL | | | | GND | Vcc | OUT | IN | OUT | IN | From up to down, and from left to right. | | | Vcc | GND | IN | OUT | IN | OUT | From down to up, and from right to left. | | | GND | GND | OUT | IN | IN | OUT | From up to down, and from right to left. | | | Vcc | Vcc | IN | OUT | OUT | IN | From down to up, and from left to right. | | IN: Input; OUT: Output. Note 2: Definition of scanning direction. Refer to figure as below: Note 3: MOD = H: Simultaneous sampling. MOD = L: Sequential sampling. Please set CPH2 and CPH3 to GND when MOD = H. #### b. Backlight driving section (Refer to Figure 1) | No. | No. Symbol I/O | | Description | Remark | |-----|----------------|---|------------------------------------------------|--------| | 1 | HI | I | Power supply for backlight unit (High voltage) | - | | 2 | GND | - | Ground for backlight unit | | #### 2. Absolute maximum ratings | Item | Symbol | Condition | Min. | Max. | Unit | Remark | |----------------------|----------------------------------|---------------------|------|-----------------------|------|--------| | | Vcc | GND=0 | -0.3 | 7 | ٧ | | | | AV <sub>DD</sub> | AV <sub>SS</sub> =0 | -0.3 | 7 | ٧ | | | Power voltage | V <sub>GH</sub> | OND 0 | -0.3 | 18 | > | | | | $V_{GL}$ | GND=0 | -15 | 0.3 | ٧ | | | | V <sub>GH</sub> -V <sub>GL</sub> | | - | 33 | ٧ | | | | Vi | | -0.3 | AV <sub>DD</sub> +0.3 | ٧ | Note 1 | | Input signal voltage | VI | | -0.3 | V <sub>CC</sub> +0.3 | ٧ | Note 2 | | | VCOM | | -2.9 | 5.2 | ٧ | | Note 1: VR, VG, VB. Note 2: STHL, STHR, OEH, L/R, CPH1~CPH3, STVR, STVL, OEV, CKV, U/D. #### 3. Electrical characteristics Typical operating conditions (GND=AVss=0V, Note 4) | Ite | em | Symbol | Min. | Тур. | Max. | Unit | Remark | |-------------------|---------|------------------|---------------------|---------------------|-----------------------|------|----------------------| | | | V <sub>cc</sub> | 3 | 5 | 5.5 | ٧ | | | | | $AV_{DD}$ | 4.5 | 5 | 5.5 | ٧ | | | Power | supply | $V_{GH}$ | 14.3 | 15 | 15.7 | ٧ | | | | | $V_{GL}$ | -10.5 | -10 | -9.5 | ٧ | | | Video | signal | $V_{iA}$ | 0.4 | - | AV <sub>DD</sub> -0.4 | ٧ | Note 1 | | | litude | ViAC | - | 3 | - | ٧ | AC component | | (VK,V | (G,VB) | V <sub>iDC</sub> | - | AV <sub>DD</sub> /2 | - | V | DC component | | V/O | OM. | V <sub>CAC</sub> | 3.5 | 5.6 | 6.5 | ∨р-р | AC component, Note 2 | | VCOM | | V <sub>CDC</sub> | 1.4 | 1.7 | 2.0 | ٧ | DC component | | Input H Level | | $V_{IH}$ | 0.8 V <sub>CC</sub> | - | Vcc | ٧ | Note 3 | | signal<br>voltage | L Level | $V_{IL}$ | 0 | - | 0.2 V <sub>CC</sub> | > | Note 3 | Note 1: Refer to Fig.4- (a). Note 2: The brightness of LCD panel could be changed by adjusting the AC component of VCOM. Note 3: STHL, STHR, OEH, L/R, CPH1~CPH3, STVR, STVL, OEV, CKV, U/D. Note 4: Be sure to apply GND, Vcc and VgL to the LCD first, and then apply VgH. #### b. Current consumption (GND=AVss=0V) | Parameter | Symbol | Condition | Min. | Тур. | Max. | Unit | Remark | |-----------|-----------------|-----------------------|------|------|------|------|--------| | Current | $I_{GH}$ | V <sub>GH</sub> =15V | - | 0.20 | 0.5 | mΑ | | | for | l <sub>GL</sub> | V <sub>GL</sub> =-10V | - | 0.80 | 1.5 | mΑ | | | driver | Icc | V <sub>cc</sub> =5V | - | 3.0 | 6.0 | mΑ | | | | I <sub>DD</sub> | AV <sub>DD</sub> =5V | - | 17.0 | 30 | mΑ | | #### c. Backlight driving conditions | Parameter | Symbol | Min. | Тур. | Max. | Unit | Remark | |-----------------------|--------|--------|------|-------|-------|----------| | Lamp voltage | $V_L$ | - | 560 | 620 | Vrms | | | Lamp current | IL. | - | 5 | 7 | mArms | | | Frequency | FL | - | 60 | 80 | kHz | Note 4 | | Lamp starting valtage | V | - | - | 900 | Vrms | Note 1,5 | | Lamp starting voltage | Vs | - | - | - | Vrms | Note 2,5 | | | | - | - | 1,100 | Vrms | Note 3,5 | | Lamp life time | | 10,000 | - | - | Hr | Note 6 | Note 1: Ta = 25℃. Note 2: $Ta = 0^{\circ}C$ . Note 3: Ta = -30°C. Note 4: The lamp frequency should be selected as different as possible from display horizontal synchronous signal to avoid interference. Note 5: For starting the backlight unit, the output voltage of DC/AC's transformer should be larger than the maximum lamp starting voltage. Note 6: The" Lamp life time" is defined as the module brightness decrease to 50% original brightness at Ta=25°C, I<sub>L</sub>=6mA. #### 5. AC Timing a. Timing conditions | Parameter | Symbol | Min. | Тур. | Max. | Unit. | Remark | |---------------------------------|----------------------------------------------------------|------|---------------------|---------------------|---------------------|-----------| | Rising time | t <sub>r</sub> | - | - | 10 | ns | Note 1 | | Falling time | t <sub>f</sub> | - | - | 10 | ns | Note 1 | | High and low level pulse width | t <sub>CPH</sub> | 99 | 103 | 107 | ns | CPH1~CPH3 | | CPH pulse duty | t <sub>cwH</sub> | 40 | 50 | 60 | % | CPH1~CPH3 | | CPH pulse delay | t <sub>C12</sub><br>t <sub>C23</sub><br>t <sub>C31</sub> | 30 | t <sub>CPH</sub> /3 | t <sub>CPH</sub> /2 | ns | CPH1~CPH3 | | STH setup time | tsun | 20 | - | - | ns | STHR,STHL | | STH hold time | t <sub>HDH</sub> | 20 | - | - | Ns | STHR,STHL | | STH pulse width | t <sub>STH</sub> | - | 1 | - | t <sub>CPH</sub> | STHR,STHL | | STH period | t <sub>H</sub> | 61.5 | 63.5 | 65.5 | μS | STHR,STHL | | OEH pulse width | t <sub>OEH</sub> | - | 1.22 | - | μS | OEH | | Sample and hold disable time | t <sub>DIS1</sub> | - | 8.28 | - | μS | | | OEV pulse width | t <sub>OEV</sub> | - | 5.40 | - | μS | OEV | | CKV pulse width | t <sub>CKV</sub> | - | 4.18 | - | μS | CKV | | Clean enable time | t <sub>DIS2</sub> | - | 3.74 | - | μS | | | Horizontal display start | t <sub>SH</sub> | - | 0 | - | T <sub>CPH</sub> /3 | | | Horizontal display timing range | t <sub>DH</sub> | - | 1440 | - | T <sub>CPH</sub> /3 | | | STV setup time | t <sub>SUV</sub> | 400 | - | - | ns | STVL,STVR | | STV hold time | t <sub>HDV</sub> | 400 | - | - | ns | STVL,STVR | | STV pulse width | t <sub>STV</sub> | - | - | 1 | t <sub>H</sub> | STVL,STVR | | Horizontal lines per field | t <sub>V</sub> | 256 | 262 | 268 | t <sub>H</sub> | Note 2 | | Vertical display start | t <sub>SV</sub> | | 3 | - | t <sub>H</sub> | | | Vertical display timing range | t <sub>DV</sub> | | 234 | | t <sub>H</sub> | | | VCOM rising time | t <sub>rCOM</sub> | | - | 5 | μS | | | VCOM falling time | t <sub>fCOM</sub> | | - | 5 | μS | | | VCOM delay time | t <sub>DCOM</sub> | | - | 3 | μS | | | RGB delay time | t <sub>DRGB</sub> | | - | 1 | μS | | Note 1: For all of the logic signals. Note 2: Please don't use odd horizontal lines to drive LCD panel for both odd and even field simultaneously. #### b. Timing diagram Please refer to the attached drawing, from Fig.2 to Fig.6. #### 5. Power Sequence Sequence for power on/off and Signal on/off - T1 ≤ 15ms (From 10%\*VCC to 90%\*VCC, when VCC is Low to High); - T2 $\leq$ 10ms (From 90%\*VCC to 10%\*VGH , when VCC is Low to High); - T3 ≤ 10ms (From 90%\*VGH to Video signal, when VGH is Low to High); - T4 ≤ 10ms (From Video signal to 90%\*VGH, when VGH is High to Low); - T5 ≤ 20ms (From 90%\*VCC to 10%\*VCC, when VCC is High to Low); - T6 ≤ 10ms (From 10%\*VGH to 90%\*VCC, when VCC is Low to High); - T7 ≥ 0.4s (From 10%\*VCC is H→L to 10%\*VCC is L→H) ∘ #### C. Optical specification (Note 1, Note 2) | Item | | Symbol | Condition | Min. | Тур. | Max. | Unit | Remark | |----------------------------------------------|--------------------------------|----------|-------------------------------|----------------------|----------------------|-------------|-------------------|-----------| | Response time | Rise<br>Fall | Tr<br>Tf | <i>⊕</i> =0° | -<br>- | 12<br>18 | 50<br>60 | ms<br>ms | Note 3,5 | | Contrast ra | Contrast ratio | | At optimized<br>Viewing angle | 200 | 300 | - | | Note 4, 5 | | Viewing angle | Top<br>Bottom<br>Left<br>Right | | CR≧10 | 30<br>50<br>50<br>50 | 40<br>60<br>60<br>60 | -<br>-<br>- | deg. | Note 5, 6 | | Viewing angle Top<br>Bottom<br>Left<br>Right | | | CR≧5 | 30<br>60<br>60<br>60 | 50<br>70<br>70<br>70 | -<br>-<br>- | deg. | Note 5, 6 | | Brightness | | YL | I <sub>L</sub> =5mA, 25℃ | 350 | 420 | - | cd/m <sup>2</sup> | Note 7 | | | | | l <sub>L</sub> =6mA, 25°€ | - | 500 | | cd/m <sup>2</sup> | | | White chromaticity | | Х | <i>⊕</i> =0° | 0.26 | 0.31 | 0.36 | | Note 7 | | vville cilionia | шыц | Y | <i>⊕</i> =0° | 0.28 | 0.33 | 0.38 | | | - Note 1 : Ambient temperature =25°C, and lamp current L = 6 mArms. To be measured in the dark - Note 2 :To be measured on the center area of panel with a viewing cone of 1 by Topcon luminance meter BM-5, after 10 minutes operation. - Note 3. Definition of response time: The output signals of photo detector are measured when the input signals are changed from "black" to "white" (falling time) and from "white" to "black" (rising time), respectively. The response time is defined as the time interval between the 10% and 90% of amplitudes. Refer to figure as below. Note 4. Definition of contrast ratio: Contrast ratio is calculated with the following formula. Contrast ratio (CR)= Photo detector output when LCD is at "White" state Photo detector output when LCD is at "Black" state Note 5. White $Vi=V_{i50} + 1.5V$ Black Vi=V<sub>i50</sub> ±2.0V "# means that the analog input signal swings in phase with VCOM signal. " The means that the analog input signal swings out of phase with V<sub>COM</sub> signal. V<sub>50</sub> : The analog input voltage when transmission is 50% The 100% transmission is defined as the transmission of LCD panel when all the input terminals of module are electrically opened. Note 6. Definition of viewing angle, Refer to figure as below. Note 7. Measured at the center area of the panel when all the input terminals of LCD panel are electrically opened. #### D. Reliability test items(Note 2): | No. | Test items | Conditions | Remark | |-----|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------| | 1 | High temperature storage | Ta= 95°C 240Hrs | | | 2 | Low temperature storage | Ta= -40°C 240Hrs | | | 3 | High temperature operation | Tp= 85°C 240Hrs | | | 4 | Low temperature operation | Ta= -30°C 240Hrs | | | 5 | High temperature and high humidity | Tp= 60°C, 90% RH 240Hrs | Operation | | 6 | Heat shock | -30°C~85°C/200 cycles 1Hrs/cycle | Non-operation | | 7 | Electrostatic discharge | $\pm 200$ V,200pF(0 $\Omega$ ), once for each terminal | Non-operation | | 8 | Vibration | Frequency range : 8~33.3Hz Stoke : 1.3mm Sweep : 2.9G, 33.3 ~ 400Hz Cycle : 15 minutes 2 hours for each direction of X,Z 4 hours for Y direction | JIS C7021,<br>A-10<br>Condition A | | 9 | Mechanical shock | 100G, 6ms, ±X,±Y,±Z<br>3 times for each direction | JIS C7021,<br>A-7<br>Condition C | | 10 | Vibration (with carton) | Random vibration:<br>0.015G <sup>2</sup> /Hz from 5~200Hz<br>–6dB/octave from 200~500Hz | IEC 68-34 | | 11 | Drop (with carton) | Height: 60cm<br>1 corner, 3 edges, 6 surfaces | JIS Z0202 | Note1: Ta: Ambient temperature. Note2: Tp: Panel Surface Temperature Note3: In the standard conditions, there is not display function NG issue occurred. All the cosmetic specification is judged before the reliability stress. Page 11 of 19 Page 12 of 19 Fig.2 Sampling clock timing Page 14 of 19 Fig.2 Sampling clock timing Page 16 of 19 Fig.6-(a) Vertical timing (From up to down) Fig.6-(b) Horizontal timing (From down to up)