# 16-Bit, 500kHz Sampling A/D Converters #### **FEATURES** - 16-bit resolution - 500kHz sampling rate - Functionally complete - Excellent dynamic performance - 83dB SNR, –89dB THD - . No missing codes - Small, 40-pin, TDIP package - 3.5 Watts power dissipation - On-board FIFO The low-cost ADS-930 is a high-performance, 16-bit, 500kHz sampling A/D converter. This device accurately samples full-scale input signals up to Nyquist frequencies with no missing codes. The dynamic performance of the ADS-930 is optimized to achieve a THD of –89dB and an SNR of 83dB. Packaged in a small, 40-pin, ceramic TDIP, the functionally complete ADS-930 contains a fast-settling sample-hold amplifier, a subranging (three-pass) A/D converter, an internal reference, an on-board FIFO, timing and control logic, three-state outputs and error-correction circuitry. Digital inputs/outputs are TTL. Requiring ±15V and +5V supplies, the ADS-930 typically dissipates 3.5 Watts. The unit is offered with a bipolar input range of ±5V or a unipolar input range of 0 to -10V. Models are available for use in either commercial (0 to +70°C) or military (-55 to +125°C) operating temperature ranges. Typical applications include radar, sonar, medical/graphic imaging, and FFT spectrum analysis. #### INPUT/OUTPUT CONNECTIONS | PIN | FUNCTION | PIN | FUNCTION | |-----|----------------|-----|----------------| | 1 | +10V REF. OUT | 40 | BIT 1 (MSB) | | 2 | BIPOLAR | 39 | BIT 1 (MSB) | | 3 | ANALOG INPUT | 38 | BIT 2 | | 4 | ANALOG GROUND | 37 | BIT 3 | | 5 | OFFSET ADJUST | 36 | BIT 4 | | 6 | GAIN ADJUST | 35 | BIT 5 | | 7 | +15V SUPPLY | 34 | BIT 6 | | 8 | COMP. BITS | 33 | BIT 7 | | 9 | ENABLE | 32 | BIT 8 | | 10 | FIFO READ | 31 | BIT 9 | | 11 | ANALOG GROUND | 30 | ANALOG GROUND | | 12 | -15V SUPPLY | 29 | BIT 10 | | 13 | ANALOG GROUND | 28 | BIT 11 | | 14 | OVERFLOW | 27 | BIT 12 | | 15 | EOC | 26 | BIT 13 | | 16 | +5V SUPPLY | 25 | BIT 14 | | 17 | START CONVERT | 24 | DIGITAL GROUND | | 18 | DIGITAL GROUND | 23 | FIFO/DIR | | 19 | FSTAT1 | 22 | BIT 15 | | 20 | FSTAT2 | 21 | BIT 16 (LSB) | Figure 1. ADS-930 Functional Block Diagram # **ABSOLUTE MAXIMUM RATINGS** | PARAMETERS | LIMITS | UNITS | |----------------------------------------------|-------------------|-------| | +15V Supply (Pin 7) | 0 to +16 | Volts | | <b>-15V Supply</b> (Pin 12) | 0 to -16 | Volts | | +5V Supply (Pin 16) | 0 to +6 | Volts | | <b>Digital Inputs</b> (Pin 8, 9, 10, 17, 23) | -0.3 to +VDD +0.3 | Volts | | Analog Input (Pin 3) | | | | Unipolar | -12.5 to +12.5 | Volts | | Bipolar | -7.5 to +12.5 | Volts | | Lead Temperature (10 seconds) | +300 | °C | # PHYSICAL/ENVIRONMENTAL | PARAMETERS | MIN. | TYP. | MAX. | UNITS | |----------------------------------------------------------------------------|---------------|-----------------------------|------------------------------|--------------------------| | Operating Temp. Range, Case<br>ADS-930MC<br>ADS-930MM<br>Thermal Impedance | 0<br>-55 | _<br>_ | +70<br>+125 | °C | | θjc<br>θca<br>Storage Temperature Range | —<br>—<br>–65 | 4<br>18<br>— | <br><br>+150 | °C/Watt<br>°C/Watt<br>°C | | Package Type<br>Weight | 40-բ | oin, metal-se<br>0.56 ounce | aled, cerami<br>es (16 grams | | # **FUNCTIONAL SPECIFICATIONS** $(T_A = +25^{\circ}C, \pm V_{CC} = \pm 15V, \pm V_{DD} = +5V, 500kHz \text{ sampling rate, and a minimum 5 minute warmup } \oplus \text{ unless otherwise specified.})$ | | | +25°C | | | 0 to +70°C | | -5 | 5 to +125°0 | | | |------------------------------------------------|------|----------|--------|------|------------|-------|------|-------------|-------|-------| | ANALOG INPUTS | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | UNITS | | Input Voltage Range | | | | | | | | | | | | Bipolar | _ | ±5 | _ | _ | ±5 | _ | _ | ±5 | _ | Volts | | Unipolar | _ | 0 to -10 | _ | _ | 0 to -10 | _ | _ | 0 to -10 | _ | Volts | | Input Resistance | 1.4 | 1.5 | 1.7 | 1.4 | 1.5 | 1.7 | 1.4 | 1.5 | 1.7 | kΩ | | Input Capacitance | _ | 7 | 15 | _ | 7 | 15 | _ | 7 | 15 | pF | | DIGITAL INPUTS | | | | | 1 | I | l | | l | ı | | Logic Levels | | | | | | | | | | | | Logic "1" | +2.0 | _ | _ | +2.0 | _ | _ | +2.0 | _ | _ | Volts | | Logic "0" | _ | _ | +0.8 | _ | _ | +0.8 | _ | _ | +0.8 | Volts | | Logic Loading "1" | _ | _ | +20 | _ | _ | +20 | _ | _ | +20 | μΑ | | Logic Loading "0" ② | _ | _ | -20 | _ | _ | -20 | _ | _ | -20 | μA | | Start Convert Positive Pulse Width ③ | 175 | 200 | 215 | 175 | 200 | 215 | 175 | 200 | 215 | ns | | STATIC PERFORMANCE | 1 | | | • | | • | | 1 | | • | | Resolution | _ | 16 | _ | _ | 16 | _ | _ | 16 | _ | Bits | | Integral Nonlinearity (fin = 10kHz) | _ | ±1.0 | _ | _ | ±1.5 | _ | _ | ±2.0 | _ | LSB | | <b>Differential Nonlinearity</b> (fin = 10kHz) | _ | ±0.75 | _ | _ | ±1.0 | _ | _ | ±1.5 | _ | LSB | | Full Scale Absolute Accuracy | _ | ±0.05 | ±0.18 | _ | ±0.2 | ±0.5 | _ | ±0.5 | ±0.8 | %FSR | | Unipolar Zero Error (Tech Note 2) | _ | ±0.05 | ±0.085 | _ | ±0.1 | ±0.25 | _ | ±0.25 | ±0.5 | %FSR | | Bipolar Zero Error (Tech Note 2) | _ | ±0.05 | ±0.085 | _ | ±0.15 | ±0.25 | _ | ±0.25 | ±0.5 | %FSR | | Bipolar Offset Error (Tech Note 2) | _ | ±0.05 | ±0.15 | _ | ±0.1 | ±0.25 | _ | ±0.25 | ±0.5 | %FSR | | Gain Error (Tech Note 2) | _ | ±0.1 | ±0.15 | _ | ±0.15 | ±0.35 | _ | ±0.25 | ±0.65 | % | | No Missing Codes (fin = 10kHz) | 16 | _ | _ | 16 | _ | _ | 15 | _ | _ | Bits | | DYNAMIC PERFORMANCE | - | | 1 | | | | | | 1 | | | Peak Harmonics (-0.5dB) | | | | | | | | | | | | dc to 100kHz | _ | -91 | _ | _ | -91 | _ | _ | -87 | _ | dB | | 100kHz to 250kHz | _ | -86 | _ | _ | -86 | _ | _ | -84 | _ | dB | | Total Harmonic Distortion (-0.5dB) | | | | | | | | | | | | dc to 100kHz | _ | -89 | -81 | _ | -89 | -81 | _ | -85 | -76 | dB | | 100kHz to 250kHz | _ | -84 | _ | _ | -84 | _ | _ | -82 | _ | dB | | Signal-to-Noise Ratio | | 0. | | | | | | 02 | | | | (w/o distortion, –0.5dB) | | | | | | | | | | | | dc to 100kHz | 81 | 83 | _ | 81 | 83 | _ | 75 | 80 | _ | dB | | 100kHz to 250kHz | _ | 80 | _ | _ | 80 | _ | _ | 79 | _ | dB | | Signal-to-Noise Ratio 4 | | 00 | | | 00 | | | '' | | ub | | (& distortion, -0.5dB) | | | | | | | | | | | | dc to 100kHz | 78 | 81 | | 77 | 81 | | 72 | 78 | | dB | | 100kHz to 250kHz | /6 | 78 | _ | 11 | 78 | _ | | 76 | _ | dВ | | Two-Tone Intermodulation | _ | 70 | _ | _ | 70 | _ | _ | /0 | _ | ub | | | 1 | | | | | | | | 1 | | | Distortion (fin = 100kHz, | 1 | -82 | | | -82 | | | 01 | | ٩D | | 240kHz, fs = 500kHz, -0.5dB) | _ | | _ | _ | | _ | _ | -81<br>150 | _ | dB | | Noise | _ | 150 | _ | _ | 150 | _ | _ | 150 | _ | μVrms | | Input Bandwidth (–3dB) | 1 | | | | | | | | 1 | NALL- | | Small Signal (-20dB input) | I – | 2 | _ | _ | 2 | _ | _ | 2 | - | MHz | | Large Signal (-0.5dB input) | - | 1.1 | _ | _ | 1.1 | _ | _ | 1.1 | _ | MHz | | Feedthrough Rejection | 1 | | | | | | | | 1 | | | (fin = 250kHz) | I – | 92 | _ | _ | 92 | _ | _ | 92 | - | dB | | Slew Rate | _ | ±80 | _ | _ | ±80 | l — | _ | ±80 | l — | V/µs | | DYNAMIC PERFORMANCE (Cont.) MIN. TYP. MAX. MIN. TYP. MAX. MIN. TYP. MAX. | UNITS INS PS INS INS INS INS INS INS INS INS INS IN | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------| | Aperture Uncertainty S/H Acquisition Time (to ±0.003%FSR, 10V step) — 460 545 — 460 545 — 460 545 — 460 545 — 460 545 — 460 545 — 460 545 — 460 545 — 460 545 — 460 545 — 460 545 — 460 545 — 460 545 — 460 545 — 460 545 — 460 545 — 460 545 — 460 545 — 460 545 — 460 545 — 460 545 — 460 545 — 460 545 — 460 545 — 460 545 — 460 545 — 460 545 — 460 545 — 460 545 — 460 545 — 460 545 — 460 545 — 460 545 — 460 545 — 460 545 — 460 545 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — 460 — | ps rms ns ns kHz Volts ppm/°C mA | | S/H Acquisition Time | ns<br>ns<br>kHz<br>Volts<br>ppm/°C<br>mA | | Complementary Offset Binary: Complementary Universidage Recover (Complementary Universidate Note of the following of the following in fo | ns<br>kHz<br>Volts<br>ppm/°C<br>mA | | Covervoltage Recovery Time A/D Conversion Rate | ns<br>kHz<br>Volts<br>ppm/°C<br>mA | | ANALOG OUTPUT Internal Reference Voltage Drift External Current Logic Levels Logic "1" Logic "0" Logic Loading "1" Logic Loading "0" Delay, Falling Edge of ENABLE to Output Data Valid Output Coding Total Conversion Rate 500 | Volts<br>ppm/°C<br>mA | | Hoternal Reference | ppm/°C<br>mA | | Voltage | ppm/°C<br>mA | | Drift | ppm/°C<br>mA | | Complementary Offset Binary; Two's Complementary Two's Complementary Two's Complementary Two's Complementary Two's Complementary Two's Complement, Offset Binary, Two's Complement of the forest and the following many many many many many many many many | mA | | Logic Levels | | | Logic Levels +2.4 - +2.4 - +2.4 - +2.4 - - +2.4 - - +2.4 - - +0.4 - - +0.4 - - +0.4 - - +0.4 - - +0.4 - - - +0.4 - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - | Volto | | Logic "1" +2.4 — — +2.4 — — +2.4 — — +0.4 — — +0.4 — — +0.4 — — +0.4 — — +0.4 — — +0.4 — — -4 — — -4 — — -4 — — -4 — — -4 — — -4 — — -4 — — -4 — — -4 — — -4 — — -4 — — -4 — — -4 — — -4 — — -4 — — -4 — — -4 — — -4 — — -4 — — -4 — — -1 10 — — -1 10 — — -1 10 — — -1 10 — — </td <td>Volto</td> | Volto | | Logic "0" | Molto | | Logic Loading "1" Logic Loading "0" Delay, Falling Edge of ENABLE to Output Data Valid Output Coding Complementary Offset Binary; Complementary Two's Complement, Offset Binary, Two's Complement | | | Logic Loading "0" — — +4 — — +4 — — +4 — — +4 — — +4 — — +4 — — +4 — — — +4 — — — +4 — — — +4 — — — +4 — — — — | Volts | | Delay, Falling Edge of ENABLE to Output Data Valid — 10 — 10 — 10 — 10 Output Coding Complementary Offset Binary; Complementary Two's Complement, Offset Binary, Two's Complement | mA | | to Output Data Valid | mA | | Output Coding Complementary Offset Binary; Complementary Two's Complement, Offset Binary, Two's Complement | ns | | DOWED DECLIDEMENTS | nt | | POWER REQUIREMENTS | | | Power Supply Ranges | | | +15V Supply +14.5 +15.0 +15.5 +14.5 +15.0 +15.5 +14.5 +15.0 +15.5 | Volts | | -15.5 -15.5 -15.5 -15.5 -15.5 -15.5 -15.5 -15.5 -15.5 -15.5 -15.5 -15.5 -15.5 -15.5 | Volts | | +5V Supply +4.75 +5.0 +5.25 +4.75 +5.0 +5.25 +4.75 +5.0 +5.75 | Volts | | Power Supply Currents | 0 | | +15V Supply - +110 +130 - +110 +130 - +110 +130 - 15V Supply - 100 -125100 -125100 -125 | mA<br>mA | | -15V Supply - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -100 -125 - -125 - -125 - -125 - -125 - -125 - -125 - -125 - -125 - -125 - -125 - -125 - -125 - -125 - -125 - -125 - -125 - -125 - -125 - -125 - -125 - -125 - -125 - -125 - -125 - -125 - -125 - -125 - -125 - -125 - - | mA | | Power Dissipation - 3.5 4.25 - 3.5 4.25 - 3.5 4.25 | Watts | | Power Supply Rejection - ±0.02 - ±0.02 - ±0.02 | i vvaus | #### Footnotes: - ① All power supplies must be on before applying a start convert pulse. All supplies and the clock (START CONVERT) must be present during warmup periods. The device must be continuously converting during this time. - ② When COMP. BITS (pin 8) is low, logic loading "0" will be -350μA. - 3 A 200ns wide start convert pulse is used for all production testing. For applications requiring less than a 500kHz sampling rate, wider start convert pulses can be used. Effective bits is equal to: (SNR + Distortion) – 1.76 + 20 log Full Scale Amplitude Actual Input Amplitude 6.02 ### **TECHNICAL NOTES** Obtaining fully specified performance from the ADS-930 requires careful attention to pc-card layout and power supply decoupling. The device's analog and digital ground systems are connected to each other internally. For optimal performance, tie all ground pins (4, 11, 13, 18, 24 and 30) directly to a large *analog* ground plane beneath the package. Bypass all power supplies and the +10V reference output to ground with $4.7\mu F$ tantalum capacitors in parallel with $0.1\mu F$ ceramic capacitors. Locate the bypass capacitors as close to the unit as possible. 2. The ADS-930 achieves its specified accuracies without the need for external calibration. If required, the device's small initial offset and gain errors can be reduced to zero using the adjustment circuitry shown in Figure 2. When using this circuitry, or any similar offset and gain calibration hardware, make adjustments following warmup. To avoid interaction, always adjust offset before gain. Tie pins 5 and 6 to ANALOG GROUND (pin 4) if not using offset and gain adjust circuits. 3. Pin 8 (COMP. BITS) is used to select the digital output coding format of the ADS-930. See Tables 3a and 3b. When this pin has a TTL logic "0" applied, it complements all of the ADS-930's digital outputs. When pin 8 has a logic "1" applied and the ADS-930 is operated within its unipolar (0 to -10V) input range, the output coding is straight binary. Applying a logic "0" to pin 8 under these conditions changes the output coding to complementary binary. When pin 8 has a logic "1" applied and the ADS-930 is operated within its bipolar (±5V) input range, the output coding is offset binary. Applying a logic "0" to pin 8 under these conditions changes the coding to complementary offset binary. Using the MSB output (pin 40) instead of the MSB output (pin 39) under these conditions changes the respective output codings to two's complement and complementary two's complement. Pin 8 is TTL-compatible and can be directly driven with digital logic in applications requiring dynamic control over its function. There is an internal pull-up resistor on pin 8 allowing #### **TECHNICAL NOTES cont.** it to be either connected to +5V or left open when a logic "1" is required. - To enable the three-state outputs, connect ENABLE (pin 9) to a logic "0" (low). To disable, connect pin 9 to a logic "1" (high). - Applying a start convert pulse while a conversion is in progress (EOC = logic "1") will initiate a new and probably inaccurate conversion cycle. - Do not enable/disable or complement the output bits or read from the FIFO during the conversion process (from the falling edge of START CONVERT to the falling edge of EOC). #### INTERNAL FIFO OPERATION The ADS-930 contains an internal, user-initiated, 18-bit, 16-word FIFO memory. Each word in the FIFO contains the 16 data bits as well as the MSB and OVERFLOW bits. Pins 23 (FIFO/DIR) and 10 (FIFO READ) control the FIFO's operation. The FIFO's status can be monitored by reading pins 19 (FSTAT1) and 20 (FSTAT2). When pin 23 (FIFO/DIR) has a logic "1" applied, the FIFO is inserted into the digital data path. When pin 23 has a logic "0" applied, the FIFO is transparent, and the output data goes directly to the output three-state register (whose operation is controlled by pin 9 (ENABLE)). Read and write commands to the FIFO are ignored when the ADS-930 is operated in the "direct" mode. It takes a maximum of 20ns to switch the FIFO in or out of the ADS-930's operation. #### **FIFO WRITE and READ Modes** Once the FIFO has been enabled (pin 23 high), digital data is automatically written to it, regardless of the status of FIFO READ (pin 10). Assuming the FIFO is initially empty, it will accept data (18-bit words) from the next 16 consecutive A/D conversions. As a precaution, pin 10 (which controls the FIFO's READ function) should not be low when data is first written to an empty FIFO. When the FIFO is initially empty, digital data from the first conversion (the "oldest" data) appears at the output of the FIFO immediately after the first conversion has been completed and remains there until the FIFO is read. If the output three-state register has been enabled (logic "0" applied to pin 9), data from the first conversion will appear at the output of the ADS-930. Attempting to write a 17th word to a full FIFO will result in that data, and any subsequent conversion data, being lost. Once the FIFO is full (indicated by FSTAT1 and FSTAT2 both = "1"), it can be read by dropping the FIFO READ line (pin 10) to a logic "0" and then applying a series of 15 rising edges to the read line. Since the first data word is already present at the FIFO output, the first read command (the first rising edge applied to FIFO READ) will bring data from the second conversion to the output. Each subsequent read command/rising edge brings the next word to the output lines If a read command is issued after the FIFO has been emptied, the last word (the 16th conversion) will remain present at the outputs. #### **FIFO Reset Feature** At any time, the FIFO can be reset to an empty state by putting the ADS-930 into its "direct" mode (logic "0" applied to pin 23, FIFO/DIR) and also applying a logic "0" to the FIFO READ line (pin 10). The empty status of the FIFO will be indicated by FSTAT1 going to a "0" and FSTAT2 going to a "1". The status outputs will change 40ns after the control signals have been applied. #### FIFO Status, FSTAT1 and FSTAT2 The status of the data in the FIFO can be monitored by reading the two status pins, FSTAT1 (pin 19) and FSTAT2 (pin 20). | CONTENTS | FSTAT1 | FSTAT2 | |-------------------------------------------------------------------|--------|--------| | Empty (0 words) | 0 | 1 | | <half (≤7="" full="" td="" words)<=""><td>0</td><td>0</td></half> | 0 | 0 | | half-full or more (≥8 words) | 1 | 0 | | Full (16 words) | 1 | 1 | Table 1. FIFO Delays | DELAY | PIN | TRANSITION | MIN. | TYP. | MAX. | UNITS | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------|------|------|------|-------| | Direct mode to FIFO enabled | 23 | 01 | _ | 10 | 20 | ns | | FIFO enabled to direct mode | 23 | 10 | - | 10 | 20 | ns | | FIFO READ to output data valid | 10 | 0 | - | _ | 40 | ns | | FIFO READ to status update when changing from <half (1="" empty<="" full="" td="" to="" word)=""><td>10</td><td>10</td><td>-</td><td>-</td><td>28</td><td>ns</td></half> | 10 | 10 | - | - | 28 | ns | | FIFO READ to status update when changing from ≥half full (8 words) to <half (7="" full="" td="" words)<=""><td>10</td><td>01</td><td>-</td><td>-</td><td>110</td><td>ns</td></half> | 10 | 01 | - | - | 110 | ns | | FIFO READ to status update when changing from full (16 words) to ≥half full (15 words) | 10 | 01 | - | - | 190 | ns | | Falling edge of EOC to status update when writing first word into empty FIFO | 15 | 10 | - | - | 190 | ns | | Falling edge of EOC to status update when changing FIFO from <half (7="" (8="" full="" td="" to="" words)="" words)<="" ≥half=""><td>15</td><td>10</td><td>_</td><td>_</td><td>110</td><td>ns</td></half> | 15 | 10 | _ | _ | 110 | ns | | Falling edge of EOC to status update when filling FIFO with 16th word | 15 | 10 | _ | _ | 28 | ns | #### **CALIBRATION PROCEDURE** (Refer to Figure 2 and Tables 3a, and 3b) Connect the converter per Table 2 for the appropriate input voltage range. Any offset/gain calibration procedures should not be implemented until the device is fully warmed up. To avoid interaction, adjust offset before gain. The ranges of adjustment for the circuits in Figure 2 are guaranteed to compensate for the ADS-930's initial accuracy errors and may not be able to compensate for additional system errors. A/D converters are calibrated by positioning their digital outputs exactly on the transition point between two adjacent digital output codes. This is accomplished by connecting LED's to the digital outputs and performing adjustments until certain LED's "flicker" equally between on and off. Other approaches employ digital comparators or microcontrollers to detect when the outputs change from one code to the next. For the ADS-930, offset adjusting is normally accomplished when the analog input is 0 minus ½ LSB ( $-76\mu V$ ). See Table 3b for the proper bipolar and unipolar output coding. Gain adjusting is accomplished when the analog input is at nominal full scale minus 1½ LSB's (–9.999771V for unipolar and +4.999771V for bipolar). Note: Connect pin 5 to ANALOG GROUND (pin 4) for operation without zero/offset adjustment. Connect pin 6 to pin 4 for operation without gain adjustment. ## **Zero/Offset Adjust Procedure** - Apply a train of pulses to the START CONVERT input (pin 17) so that the converter is continuously converting. - For unipolar or bipolar zero/offset adjust, apply –76.3μV to the ANALOG INPUT (pin 3). - 3. For a bipolar input adjust the offset potentiometer until the code flickers between 1000 0000 0000 0000 and 0111 1111 1111 1111 with pin 8 tied high (offset binary) or between 0111 1111 1111 1111 and 1000 0000 0000 0000 with pin 8 tied low (complementary offset binary). For a unipolar input - adjust the offset potentiometer until all output bits are 0's and the LSB flickers between 0 and 1 with pin 8 tied high (straight binary) or until all output bits are 1's and the LSB flickers between 0 and 1 with pin 8 tied low (complementary binary). Two's complement coding requires using BIT 1 (MSB) (pin 40). With pin 8 tied high, adjust the trimpot until the output code flickers between all 0's and all 1's. Figure 2. Bipolar Connection Diagram **Table 2. Input Connections** | INPUT RANGE | INPUT PIN | TIE TOGETHER | |-------------|-----------|--------------| | 0 to -10V | Pin 3 | Pins 2 and 4 | | ±5V | Pin 3 | Pins 1 and 2 | Table 3a. Setting Output Coding Selection (Pin 8) | OUTPUT FORMAT | PIN 8 LOGIC LEVEL | |----------------------------------------------------|-------------------| | Straight Binary | 1 | | Complementary Binary | 0 | | Complementary Offset Binary | 0 | | Offset Binary | 1 | | Complementary Two's Complement (Using MSB, pin 40) | 0 | | Two's Complement (Using MSB, pin 40) | 1 | Table 3b. Output Coding | | | STRAIGHT BIN | COMP. BINARY | | | | | |----------------|--------------------|---------------------|---------------------|---------------------|---------------------|--------------|----------------| | UNIPOLAR | INPUT | | OUTP | JT CODING | | INPUT | BIPOLAR | | SCALE | RANGE<br>0 to -10V | MSB LSB | MSB LSB | MSB LSB | MSB LSB | RANGE<br>±5V | SCALE | | −FS +1 LSB | -9.999847 | 1111 1111 1111 1111 | 0000 0000 0000 0000 | 0111 1111 1111 1111 | 1000 0000 0000 0000 | +4.999847 | +FS -1 LSB | | -FS +1 1/2 LSB | -9.999771 | LSB "1" to "0" | LSB "0" to "1" | LSB "1" to "0" | LSB "0" to "1" | +4.999771 | +FS -1 1/2 LSB | | -7/8 FS | -8.750000 | 1110 0000 0000 0000 | 0001 1111 1111 1111 | 0110 0000 0000 0000 | 1001 1111 1111 1111 | +3.750000 | +3/4 FS | | -3/4 FS | -7.500000 | 1100 0000 0000 0000 | 0011 1111 1111 1111 | 0100 0000 0000 0000 | 1011 1111 1111 1111 | +2.500000 | +1/2 FS | | -1/2FS | -5.000000 | 1000 0000 0000 0000 | 0111 1111 1111 1111 | 0000 0000 0000 0000 | 1111 1111 1111 1111 | 0.000000 | 0 | | -1/2FS -1/2LSB | -4.999924 | 0111 1111 1111 1111 | 1000 0000 0000 0000 | 1111 1111 1111 1111 | 0000 0000 0000 0000 | -0.000076 | -1/2 LSB | | -1/4FS | -2.500000 | 0100 0000 0000 0000 | 1011 1111 1111 1111 | 1100 0000 0000 0000 | 0011 1111 1111 1111 | -2.500000 | -1/2 FS | | -1/8FS | -1.250000 | 0010 0000 0000 0000 | 1101 1111 1111 1111 | 1010 0000 0000 0000 | 0101 1111 1111 1111 | -3.750000 | -3/4 FS | | -1 LSB | -0.000153 | 0000 0000 0000 0001 | 1111 1111 1111 1110 | 1000 0000 0000 0001 | 0111 1111 1111 1110 | -4.999847 | -FS +1 LSB | | -1/2LSB | -0.000076 | LSB "0" to "1" | LSB "1" to "0" | LSB "0" to "1" | LSB "1" to "0" | -4.999924 | -FS + 1/2 LSB | | 0 | 0.000000 | 0000 0000 0000 0000 | 1111 1111 1111 1111 | 1000 0000 0000 0000 | 01111111 1111 1111 | -5.000000 | –FS | | | | COMP. OFF. BIN. | OFFSET BINARY | COMP. TWO'S COMP. | TWO'S COMP. | | | #### **Gain Adjust Procedure** - Apply +4.999771V to the ANALOG INPUT (pin 3) for bipolar gain adjust or apply –9.999771V to pin 3 for unipolar gain adjust - For a unipolar input adjust the gain potentiometer until all output bits are 1's and the LSB flickers between a 1 and 0 with pin 8 tied high (straight binary) or until all output bits are 0's and the LSB flickers between a 1 and 0 with pin 8 tied low (complementary binary). For a bipolar input - adjust the gain potentiometer until all output bits are 1's and the LSB flickers between a 1 and 0 with pin 8 tied low (complementary offset binary) or until all output bits are 0's and the LSB flickers between a 1 and 0 with pin 8 tied high (offset binary). Two's complement coding requires using pin 40. With pin 8 tied high, adjust the gain trimpot until the output code flickers equally between 1000 0000 0000 0000 and 1000 0000 0000 0001. #### THERMAL REQUIREMENTS All DATEL sampling A/D converters are fully characterized and specified over operating temperature (case) ranges of 0 to +70°C and -55 to +125°C. All room-temperature ( $T_A = +25$ °C) production testing is performed without the use of heat sinks or forced-air cooling. Thermal impedance figures for each device are listed in their respective specification tables. These devices do not normally require heat sinks, however, standard precautionary design and layout procedures should be used to ensure devices do not overheat. The ground and power planes beneath the package, as well as all pcb signal runs to and from the device, should be as heavy as possible to help conduct heat away from the package. Electrically-insulating, thermally-conductive "pads" may be installed underneath the package. Devices should be soldered to boards rather than "socketed", and of course, minimal air flow over the surface can greatly help reduce the package temperature. In more severe ambient conditions, the package/junction temperature of a given device can be reduced dramatically (typically 35%) by using one of DATEL's HS Series heat sinks. See Ordering Information for the assigned part number. See page 1-183 of the DATEL Data Acquisition Components Catalog for more information on the HS Series. Request DATEL Application Note AN-8, "Heat Sinks for DIP Data Converters," or contact DATEL directly, for additional data. Figure 3. ADS-930 Timing Diagram Figure 4. FFT Analysis of ADS-930 7 ## **MECHANICAL DIMENSIONS INCHES (mm)** # **ORDERING INFORMATION** | ADS-EVAL3 Evaluation Board (without Al | |----------------------------------------| | | Receptacles for pc board mounting can be ordered through AMP, Inc., part # 3-331272-8 (Component Lead Socket), 40 required. For MIL-STD-883 product, or surface mount packaging, contact DATEL. <u>ISO 9001</u> DS-0307PB 3/97 DATEL, Inc. 11 Cabot Boulevard, Mansfield, MA 02048-1151 Tel: (508) 339-3000 (800) 233-2765 Fax: (508) 339-6356 Email: datellit@mcimail.com Data Sheet Fax Back: (508) 261-2857 DATEL (UK) LTD. Tadley, England Tel: (01256)-880444 DATEL S.A.R.L. Montigny Le Bretonneux, France Tel: 01-34-60-01-01 DATEL GmbH München, Germany Tel: 89-544334-0 DATEL KK Tokyo, Japan Tel: 3-3779-1031, Osaka Tel: 6-354-2025