# mosaic



#### Description

The SYS32512 is a 512K x 8 SRAM module in a ZIP (ZK) or SIMM (LK & LKXA) packages with access times of 12 and 15ns, with 10ns parts under development. The device is available to commercial and industrial temperature grade.

The LK SIMM package is designed for standard SIMM sockets. The LKXA is designed to fit both angled and standard sockets.

#### **Block Diagram**



#### Features

- Access times of 10, 12 and 15ns.
- •5V <u>+</u> 10%.
- Commercial and Industrial temperature grades
- •72 pin ZIP and SIMM packages.
- Industry standard footprint.
- Power dissipation.
- Operating Power (32 Bit) 4.62W (max)
- Low power standby. (TTL) 1.32W (max)
  - (CMOS) 330mW (max)
- Completely Static Operation.

| Description       | Signal          |
|-------------------|-----------------|
| Address Input     | A0~A18          |
| Data Input/Output | D0~D31          |
| Chip Select       | /CS1~4          |
| Presence Detect   | PD0~3           |
| Write Enable      | /WE             |
| Output Enable     | /OE             |
| No Connect        | NC              |
| Power             | V <sub>cc</sub> |
| Ground            | V <sub>ss</sub> |

# Package Details

Plastic 72 Pin ZIP (ZK) Max. Dimensions (mm) - 97.80 x 20.61 x 5.90 Plastic 72 Pin SIMM (LK) Max. Dimensions (mm) - 108.08 x 15.00 x 5.25 Plastic 72 Pin SIMM (LKXA) Max. Dimensions (mm) - 108.08 x 20.32 x 4.55

### Pin Functions

# See page 2.

**Pin Definition** 

#### Pin Definition - SYS32512 ZK/LK/LKXA

| Pin | Signal          | Pin | Signal          |
|-----|-----------------|-----|-----------------|
| 1   | NC              | 37  | /CS4            |
| 2   | NC              | 38  | /CS3            |
| 3   | PD2             | 39  | A17             |
| 4   | PD3             | 40  | A16             |
| 5   | V <sub>ss</sub> | 41  | /OE             |
| 6   | PD0             | 42  | Vss             |
| 7   | PD1             | 43  | D24             |
| 8   | D0              | 44  | D16             |
| 9   | D8              | 45  | D25             |
| 10  | D1              | 46  | D17             |
| 11  | D9              | 47  | D26             |
| 12  | D2              | 48  | D18             |
| 13  | D10             | 49  | D27             |
| 14  | D3              | 50  | D19             |
| 15  | D11             | 51  | A3              |
| 16  | V <sub>cc</sub> | 52  | A10             |
| 17  | A0              | 53  | A4              |
| 18  | A7              | 54  | A11             |
| 19  | A1              | 55  | A5              |
| 20  | A8              | 56  | A12             |
| 21  | A2              | 57  | V <sub>cc</sub> |
| 22  | A9              | 58  | A13             |
| 23  | D12             | 59  | A6              |
| 24  | D4              | 60  | D20             |
| 25  | D13             | 61  | D28             |
| 26  | D5              | 62  | D21             |
| 27  | D14             | 63  | D29             |
| 28  | D6              | 64  | D22             |
| 29  | D15             | 65  | D30             |
| 30  | D7              | 66  | D23             |
| 31  | V <sub>SS</sub> | 67  | D31             |
| 32  | /WE             | 68  | V <sub>SS</sub> |
| 33  | A15             | 69  | A18             |
| 34  | A14             | 70  | NC              |
| 35  | /CS2            | 71  | NC              |
| 36  | /CS1            | 72  | NC              |

Note ZK : PD1=GND, PDO=PD2=PD3=OPEN

#### Absolute Maximum Ratings<sup>(1)</sup>

| Parameter                               | Symbol                        | Min  |     | Max  | Unit |
|-----------------------------------------|-------------------------------|------|-----|------|------|
| Voltage on any pin relative to $V_{SS}$ | V <sub>T</sub> <sup>(2)</sup> | -0.3 | to  | +7.0 | V    |
| Power Dissipation                       | Pτ                            |      | 4.0 |      | W    |
| Storage Temperature                     | T <sub>STG</sub>              | -55  | to  | +125 | °C   |

Notes : (1) Stresses above those listed may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability

(2)  $V_{\tau}$  can be -2.0V pulse of less than 2ns.

#### **Recommended Operating Conditions**

| Parameter             |              | Symbol          | Min  | Тур | Max                  | Unit |            |
|-----------------------|--------------|-----------------|------|-----|----------------------|------|------------|
| Supply Voltage        |              | Vcc             | 4.5  | 5.0 | 5.5                  | V    |            |
| Input High Voltage    |              | V <sub>IH</sub> | 2.2  | -   | V <sub>CC</sub> +0.3 | V    |            |
| Input Low Voltage     |              | V <sub>IL</sub> | -0.3 | -   | 0.8                  | V    |            |
| Operating Temperature | (Commercial) | T <sub>A</sub>  | 0    | -   | 70                   | °C   |            |
|                       | (Industrial) | T <sub>AI</sub> | -40  | -   | 85                   | °C   | (I Suffix) |

#### **DC Electrical Characteristics**

 $(V_{cc}=5V\pm 10\%, T_{A}=0^{\circ}C \text{ to } 70^{\circ}C)$ 

| Parameter                 |                      | Symbol           | Test Condition                                                                                         | Min | Тур | Max | Unit |
|---------------------------|----------------------|------------------|--------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Input Leakage Current     | Address,<br>/OE, /WE | ILI              | $0V \leq V_{IN} \leq V_{CC}$                                                                           | -8  | -   | 8   | μĄ   |
| Output Leakage<br>Current | Worst<br>Case        | ILO              | /CS=V <sub>IH</sub> ,V <sub>I/O</sub> =GND to V <sub>CC</sub>                                          | -8  | -   | 8   | μĄ   |
| Average Supply Current    | 32 Bit               | I <sub>CC1</sub> | Min. Cycle, /CS=V <sub>IL</sub> , V <sub>IN</sub> =V <sub>IH</sub> or V <sub>IL</sub> , $I_{OUT}$ =OmA | -   | -   | 840 | mA   |
| Standby Supply Current    | TTL                  | I <sub>SB1</sub> | /CS=V <sub>IH</sub>                                                                                    | -   | -   | 240 | mA   |
|                           | CMOS                 | I <sub>SB2</sub> | /CS≥Vcc-0.2V, 0.2V<br>≥V <u>IN&gt;</u> Vcc-0.2V                                                        | -   | -   | 60  | mA   |
| Output Voltage Low        |                      | V <sub>OL</sub>  | lo∟=8.0mA                                                                                              | -   | -   | 0.4 | V    |
| Output Voltage High       |                      | V <sub>он</sub>  | I <sub>OH</sub> =-4.0mA                                                                                | 2.4 | -   | -   | V    |

Notes (1) /CS1~4 inputs operate simultaneously for 32 bit mode, in pairs for 16 bit mode and singly for 8 bit mode.

(2) Typical Values are at  $V_{cc}$ =5.0V,  $T_A$ =25°C and specified loading. /CS above refers to /CS1~4

#### Capacitance

 $(V_{cc} = 5.0V, T_{A} = 25^{\circ}C)$ 

| Parameter                                   | Symbol           | Test Condition       | Min | Тур | Max | Unit |
|---------------------------------------------|------------------|----------------------|-----|-----|-----|------|
| Input Capacitance, (Address, /OE, /WE)      | C <sub>IN1</sub> | V <sub>IN</sub> =0V  | -   | -   | 32  | рF   |
| Input Capacitance, (Other)                  | C <sub>IN2</sub> | V <sub>IN</sub> =0V  | -   | -   | 7   | рF   |
| Output Capacitance, 8 bit mode (worst case) | C I/O            | V <sub>1/0</sub> =0V | -   | -   | 40  | рF   |

Note : These Parameters are calculated not measured.

#### **Test Conditions**

#### **Output Load**

- Input pulse levels : 0V to 3.0V
- Input rise and fall times : 3ns
- Input and Output timing reference levels : 1.5V
- Output Load : See Load Diagram.

• V<sub>cc</sub> = 5V<u>+</u>10%



#### **Operation Truth Table**

| /CS | /OE | /WE | Data Pins      | Supply Current                     | Mode    |
|-----|-----|-----|----------------|------------------------------------|---------|
| н   | Х   | Х   | High Impedence | I <sub>SB1</sub> ,I <sub>SB2</sub> | Standby |
| L   | L   | н   | Data Out       | I <sub>CC1</sub>                   | Read    |
| L   | н   | L   | Data In        | I <sub>CC1</sub>                   | Write   |
| L   | L   | L   | Data In        | I <sub>CC1</sub>                   | Write   |
| L   | н   | н   | High Impedence | $I_{SB1}, I_{SB2}$                 | High Z  |

*Notes* :  $H = V_{IH}$  :  $L = V_{IL}$  :  $X = V_{IH}$  or  $V_{IL}$ 

#### Read Cycle

|                                      |                  | 10  |     | 12  |     | 15  |     |       |
|--------------------------------------|------------------|-----|-----|-----|-----|-----|-----|-------|
| Parameter                            | Symbol           | Min | Max | Min | Max | Min | Max | Units |
| Read Cycle Time                      | t <sub>RC</sub>  | 10  | -   | 12  | -   | 15  | -   | ns    |
| Address Access Time                  | t <sub>AA</sub>  | -   | 10  | -   | 12  | -   | 15  | ns    |
| Chip Select Access Time              | t <sub>ACS</sub> | -   | 10  | -   | 12  | -   | 15  | ns    |
| Output Enable to Output Valid        | t <sub>OE</sub>  | -   | 5   | -   | 6   | -   | 7   | ns    |
| Output Hold From Address Change      | t <sub>OH</sub>  | 3   | -   | 3   | -   | 3   | -   | ns    |
| Chip Selection to Output in Low Z    | t <sub>CLZ</sub> | 3   | -   | 3   | -   | 3   | -   | ns    |
| Output Enable to Output in Low Z     | t <sub>OLZ</sub> | 0   | -   | 0   | -   | 0   | -   | ns    |
| Chip Deselection to Output in High Z | t <sub>CHZ</sub> | 0   | 5   | 0   | 6   | 0   | 7   | ns    |
| Output Disable to Output in High Z   | t <sub>онz</sub> | 0   | 5   | 0   | 6   | 0   | 7   | ns    |

#### Write Cycle

|                                 |                  | 10  |     | 12  |     | 15  |     |       |
|---------------------------------|------------------|-----|-----|-----|-----|-----|-----|-------|
| Parameter                       | Symbol           | Min | Max | Min | Max | Min | Max | Units |
| Write Cycle Time                | t <sub>WC</sub>  | 10  | -   | 12  | -   | 15  | -   | ns    |
| Chip Selection to End of Write  | t <sub>CW</sub>  | 7   | -   | 8   | -   | 10  | -   | ns    |
| Address Valid to End of Write   | t <sub>AW</sub>  | 7   | -   | 8   | -   | 10  | -   | ns    |
| Address Setup Time              | t <sub>AS</sub>  | 0   | -   | 0   | -   | 0   | -   | ns    |
| Write Pulse Width               | t <sub>WP</sub>  | 7   | -   | 8   | -   | 10  | -   | ns    |
| Write Recovery Time             | t <sub>WR</sub>  | 0   | -   | 0   | -   | 0   | -   | ns    |
| Write to Output in High Z       | t <sub>WHZ</sub> | 0   | 5   | 0   | 6   | 0   | 10  | ns    |
| Data to Write Time Overlap      | t <sub>DW</sub>  | 5   | -   | 6   | -   | 7   | -   | ns    |
| Data Hold time from Write Time  | t <sub>DH</sub>  | 0   | -   | 0   | -   | 0   | -   | ns    |
| Output Active from End of Write | t <sub>ow</sub>  | 3   | -   | 3   | -   | 3   | -   | ns    |



Under Development

# Timing Waveforms

#### **Read Cycle 1**



#### NOTES(READ CYCLE)

- 1. /WE is high for read cycle.
- 2. All read cycle timing is referenced from the last valid address to the first transition address.
- 3.  $t_{CHZ}$  and  $t_{OHZ}$  are defined as the time at which the outputs achieve the open circuit condition and are not referenced to V <sub>OH</sub> or V<sub>OL</sub> levels.
- 4. At any given temperature and voltage condition, t <sub>CHZ</sub>(Max.) is less than t <sub>CLZ</sub>(Min.) both for a given device and from device to device.
- 5. Transition is measured ±200mV from steady state voltage with Load(B). This parameter is sampled and not 100% tested.
- Device is continuously selected with /CS=V <sub>IL</sub>.
- 7. Address valid prior to coincident with /CS transition low.
- 8. For common I/O applications, minimization or elimination of bus contention conditions is necessary during read and write cycle. 9. /CS=/CS1~4

#### Write Cycle 1



NOTES(WRITE CYCLE)

- 1. All write cycle timing is referenced from the last valid address to the first transition address.
- A write occurs during the overlap of a low /CS and /WE. A write begins at the latest transition /CS going low and /WE going low; A write ends at the earliest transition /CS going high or /WE going high. t<sub>WP</sub> is measured from the beginning of write to the end of write.
- 3.  $t_{\text{CW}}$  is measured from the later of /CS going low to end of write.
- 4.  $t_{AS}$  is measured from the address valid to the beginning of write.
- 5. twe is measured from the end of write to the address change. twe applied in case a write ends as /CS or /WE going high.
- 6. If OE, /CS and /WE are in the Read Mode during this period, the I/O pins are in the output low-Z state. Inputs of opposite phase of the output must not be applied because bus contention can occur.
- 7. For common I/O applications, minimization or elimination of bus contention conditions is necessary during read and write cycle.
- 8. If /CS goes low simultaneously with /WE going or after /WE going low, the outputs remain high impedance state.
- 9. Dout is the read data of the new address.
- 10.When /CS is low : I/O pins are in the output state. The input signals in the opposite phase leading to the output should not be applied.

11./CS=/CS1~4

#### Write Cycle 2



NOTES(WRITE CYCLE)

1. All write cycle timing is referenced from the last valid address to the first transition address.

2. A write occurs during the overlap of a low /CS and /WE. A write begins at the latest transition /CS going low and /WE going low; A write ends at the earliest transition /CS going high or /WE going high. twp is measured from the beginning of write to the end of write.

3.  $t_{cw}$  is measured from the later of /CS going low to end of write. 4.  $t_{\text{AS}}$  is measured from the address valid to the beginning of write.

5.  $t_{WR}$  is measured from the end of write to the address change.  $t_{WR}$  applied in case a write ends as /CS or /WE going high.

6. If OE, /CS and /WE are in the Read Mode during this period, the I/O pins are in the output low-Z state. Inputs of opposite phase of the output must not be applied because bus contention can occur.

7. For common I/O applications, minimization or elimination of bus contention conditions is necessary during read and write cycle. 8. If /CS goes low simultaneously with /WE going or after /WE going low, the outputs remain high impedance state.

9. Dout is the read data of the new address.

10.When /CS is low : I/O pins are in the output state. The input signals in the opposite phase leading to the output should not be applied.

11./CS=/CS1~4

#### Write Cycle 3



#### NOTES(WRITE CYCLE)

1. All write cycle timing is referenced from the last valid address to the first transition address.

 A write occurs during the overlap of a low /CS and /WE. A write begins at the latest transition /CS going low and /WE going low; A write ends at the earliest transition /CS going high or /WE going high. t we is measured from the beginning of write to the end of write.

3.  $t_{\mbox{\tiny CW}}$  is measured from the later of /CS going low to end of write.

4. t<sub>AS</sub> is measured from the address valid to the beginning of write.

5. twe is measured from the end of write to the address change. t we applied in case a write ends as /CS or /WE going high.

6. If /OE, /CS and /WE are in the Read Mode during this period, the I/O pins are in the output low-Z state. Inputs of opposite phase

of the output must not be applied because bus contention can occur.

7. For common I/O applications, minimization or elimination of bus contention conditions is necessary during read and write cycle.

8. If /CS goes low simultaneously with /WE going or after /WE going low, the outputs remain high impedance state.

9. Dout is the read data of the new address.

10.When /CS is low : I/O pins are in the output state. The input signals in the opposite phase leading to the output should not be applied.

11/CS=/CS1~4

#### Plastic 72 pin ZIP (ZK)



#### Plastic 72 pin SIMM (LK)



Plastic 72 pin SIMM (LKXA)



**Ordering Information** 



Note :

Although this data is believed to be accurate the information contained herein is not intended to and does not create any warranty of merchantibility or fitness for a particular purpose.

Our products are subject to a constant process of development. Data may be changed without notice. Products are not authorised for use as critical components in life support devices without the express written approval of a company director.