

### Features

- Operating voltage: 2.2V~3.6V
- Ten bidirectional I/O lines
- Six Schmitt trigger input lines
- One carrier output (1/2 or 1/3 duty)
- On-chip crystal and RC oscillator
- Watchdog Timer
- 1K×14 program EPROM
- 32×8 data RAM
- HALT function and wake-up feature reduce power consumption
- General Description

The HT48RA0A is an 8-bit high performance, RISC architecture microcontroller device specifically designed for multiple I/O control product applications. This device is the OTP version which is fully pin and functionally compatible with mask version HT48CA0 device.

The advantages of low power consumption, I/O flexibility, timer functions, oscillator options, watchdog timer, • 62 powerful instructions

- Up to  $1\mu s$  instruction cycle with 4MHz system clock
- All instructions in 1 or 2 machine cycles
- 14-bit table read instructions
- One-level subroutine nesting
- Bit manipulation instructions
- 20/24-pin SOP package

HALT and wake-up functions, as well as low cost, enhance the versatility of this device to suit a wide range of application possibilities such as industrial control, consumer products, and particularly suitable for use in products such as infrared remote controllers and various subsystem controllers.



### **Block Diagram**



### **Pin Assignment**

|         |         |       |     |        | $\Box$ | 7       |
|---------|---------|-------|-----|--------|--------|---------|
|         |         |       |     | PA1 🗆  | 1 2    | 4 🏳 PA2 |
|         |         | -     |     | PA0 🗆  | 2 2    | 3 🗖 PA3 |
| PA1     | 1 20    | 🗆 PA2 |     | PB1 🗆  | 3 2    | 2 🗆 PA4 |
| PA0     | 2 19    | 🗆 PA3 |     | РВ0 🗆  | 4 2    | 1 🗖 PA5 |
| PB1     | 3 18    | 🗆 PA4 | PC0 | REM    | 5 2    | 0 🗆 PA6 |
| PB0     | 4 17    | 🗆 PA5 |     |        | 6 1    | 9 🗖 PA7 |
| PC0/REM | 5 16    | 🗆 PA6 | (   | OSC2 □ | 7 1    | 8 🗆 РВ2 |
|         | 6 15    | 🗆 PA7 |     | OSC1 🗆 | 8 1    | 7 🗋 РВЗ |
| OSC2    | 7 14    | 🗆 РВ2 |     | VSS 🗆  | 9 1    | 6 🗅 РВ4 |
| OSC1    | 8 13    | 🗆 РВЗ |     | RES 🗆  | 10 1   | 5 🗆 PB5 |
| VSS 🗆   | 9 12    | 🗆 РВ4 |     | NC 🗆   | 11 1   | 4 🗆 РВ6 |
| RES 🗆   | 10 11   | □ PB5 |     | NC 🗆   | 12 1   | 3 🗋 РВ7 |
| F       | T48RA0  | A     |     | F      | T48RA  | 0A      |
| _       | 20 SOP- | Α     |     | _      | 24 SOF | P-A     |

### **Pin Description**

| Din Nama     | 1/0    | Code                | Description                                                                                                                                                                                                                            |
|--------------|--------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin Name     | I/O    | Option              | Description                                                                                                                                                                                                                            |
| PA0~PA7      | I/O    | —                   | Bidirectional 8-bit input/output port with pull-high resistors. Each bit can be de-<br>termined as NMOS output or Schmitt trigger input by software instructions.                                                                      |
| PB0, PB1     | I/O    | Wake-up<br>or None  | 2-bit bidirectional input/output lines with pull-high resistors. Each bit can be de-<br>termined as NMOS output or Schmitt trigger input by software instructions.<br>Each bit can also be configured as wake-up input by code option. |
| PB2~PB7      | I      | Wake-up or<br>None  | 6-bit Schmitt trigger input lines with pull-high resistors. Each bit can be configured as a wake-up input by code option.                                                                                                              |
| PC0/REM      | 0      | Level or<br>Carrier | Level or carrier output pin<br>PC0 can be set as CMOS output pin or carrier output pin by code option.                                                                                                                                 |
| VDD          | _      | —                   | Positive power supply                                                                                                                                                                                                                  |
| VSS          | _      | _                   | Negative power supply, ground                                                                                                                                                                                                          |
| OSC2<br>OSC1 | I<br>O | Crystal<br>or RC    | OSC1, OSC2 are connected to an RC network or a crystal (determined by code option) for the internal system clock. In the case of RC operation, OSC2 is the output terminal for 1/4 system clock (NMOS open drain output).              |
| RES          | I      |                     | Schmitt trigger reset input. Active low.                                                                                                                                                                                               |

### **Absolute Maximum Ratings**

| Supply Voltage | $V_{SS}=0.3V$ to $V_{SS}=4.0V$                 |
|----------------|------------------------------------------------|
| Input Voltage  | V <sub>SS</sub> -0.3V to V <sub>DD</sub> +0.3V |

Storage Temperature .....-50°C to 125°C Operating Temperature .....-40°C to 85°C

Note: These are stress ratings only. Stresses exceeding the range specified under "Absolute Maximum Ratings" may cause substantial damage to the device. Functional operation of this device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability.



### **D.C. Characteristics**

#### Ta=25°C

| Council of       | Demonster                                           |          | Test Conditions                     |                    | <b>T</b> | Maria              | 11   |  |
|------------------|-----------------------------------------------------|----------|-------------------------------------|--------------------|----------|--------------------|------|--|
| Symbol           | Parameter                                           | $V_{DD}$ | Conditions                          | Min.               | Тур.     | Max.               | Unit |  |
| V <sub>DD</sub>  | Operating Voltage                                   | _        | LVR disabled                        | 2.2                | _        | 3.6                | V    |  |
| I <sub>DD</sub>  | Operating Current                                   | 3V       | No load, f <sub>SYS</sub> =4MHz     | _                  | 0.7      | 1.5                | mA   |  |
| I <sub>STB</sub> | Standby Current                                     |          | No load, system HALT                | _                  | _        | 1                  | μA   |  |
| V <sub>IL1</sub> | Input Low Voltage for I/O Ports                     | 3V       |                                     | 0                  | _        | 0.3V <sub>DD</sub> | V    |  |
| V <sub>IH1</sub> | Input High Voltage for I/O Ports                    | 3V       |                                     | $0.7V_{DD}$        |          | V <sub>DD</sub>    | V    |  |
| V <sub>IL2</sub> | Input Low Voltage (RES)                             | 3V       |                                     | 0                  |          | $0.4V_{DD}$        | V    |  |
| V <sub>IH2</sub> | Input High Voltage (RES)                            | 3V       |                                     | 0.9V <sub>DD</sub> |          | V <sub>DD</sub>    | V    |  |
| I <sub>OL</sub>  | I/O Ports Sink Current                              | 3V       | V <sub>OL</sub> =0.1V <sub>DD</sub> | 1.5                | 2.5      | _                  | mA   |  |
| I <sub>OH</sub>  | PC0/REM Output Source Current                       | 3V       | V <sub>OH</sub> =0.9V <sub>DD</sub> | -1                 | -1.5     |                    | mA   |  |
| R <sub>PH1</sub> | Pull-high Resistance of PA Port,<br>PB0~PB1 and RES | 3V       |                                     |                    | 60       |                    | kΩ   |  |
| R <sub>PH2</sub> | Pull-high Resistance of PB2~PB7                     | 3V       |                                     |                    | 60       |                    | kΩ   |  |

### A.C. Characteristics

# Ta=25°C

| Symbol           | Deveneter                      |                 | Test Conditions               | Min.  | Тур. | Max. | 11               |
|------------------|--------------------------------|-----------------|-------------------------------|-------|------|------|------------------|
| Symbol           | Parameter                      | V <sub>DD</sub> | Conditions                    | wiin. |      |      | Unit             |
| f <sub>SYS</sub> | System Clock                   | 3V              |                               | 400   |      | 4000 | kHz              |
| t <sub>RES</sub> | External Reset Low Pulse Width | _               |                               | 1     |      |      | μs               |
| t <sub>SST</sub> | System Start-up Timer Period   | _               | Power-up or wake-up from HALT | _     | 1024 |      | t <sub>SYS</sub> |

Note: t<sub>SYS</sub>=1/f<sub>SYS</sub>

### **Functional Description**

### **Execution Flow**

The HT48RA0A system clock can be derived from a crystal/ceramic resonator oscillator. It is internally divided into four non-overlapping clocks. One instruction cycle consists of four system clock cycles.

Instruction fetching and execution are pipelined in such a way that a fetch takes one instruction cycle while decoding and execution takes the next instruction cycle. However, the pipelining scheme causes each instruction to effectively execute within one cycle. If an instruction changes the program counter, two cycles are required to complete the instruction.



Execution flow



#### **Program Counter – PC**

The 10-bit program counter (PC) controls the sequence in which the instructions stored in program EPROM are executed and its contents specify a maximum of 1024 addresses.

After accessing a program memory word to fetch an instruction code, the contents of the program counter are incremented by one. The program counter then points to the memory word containing the next instruction code.

When executing a jump instruction, conditional skip execution, loading PCL register, subroutine call, initial reset or return from subroutine, the PC manipulates the program transfer by loading the address corresponding to each instruction.

The conditional skip is activated by instruction. Once the condition is met, the next instruction, fetched during the current instruction execution, is discarded and a dummy cycle replaces it to get the proper instruction. Otherwise proceed with the next instruction.

The lower byte of the program counter (PCL) is a readable and writeable register (06H). Moving data into the PCL performs a short jump. The destination will be within 256 locations.

When a control transfer takes place, an additional dummy cycle is required.

#### **Program Memory – EPROM**

The program memory is used to store the program instructions which are to be executed. It also contains data and table and is organized into  $1024 \times 14$  bits, addressed by the program counter and table pointer.

Certain locations in the program memory are reserved for special usage:

Location 000H

This area is reserved for the initialization program. After chip reset, the program always begins execution at location 000H.

• Table location

Any location in the EPROM space can be used as look-up tables. The instructions TABRDC [m] (the current page, one page=256 words) and TABRDL [m] (the last page) transfer the contents of the lower-order byte to the specified data memory, and the



Program memory

| Mada                   | Program Counter |      |    |    |    |    |    |    |    |    |  |
|------------------------|-----------------|------|----|----|----|----|----|----|----|----|--|
| Mode                   | *9              | *8   | *7 | *6 | *5 | *4 | *3 | *2 | *1 | *0 |  |
| Initial reset          | 0               | 0    | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |  |
| Skip                   |                 | PC+2 |    |    |    |    |    |    |    |    |  |
| Loading PCL            | *9              | *8   | @7 | @6 | @5 | @4 | @3 | @2 | @1 | @0 |  |
| Jump, call branch      | #9              | #8   | #7 | #6 | #5 | #4 | #3 | #2 | #1 | #0 |  |
| Return from subroutine | S9              | S8   | S7 | S6 | S5 | S4 | S3 | S2 | S1 | S0 |  |

Program counter

Note: \*9~\*0: Program counter bits #9~#0: Instruction code bits S9~S0: Stack register bits @7~@0: PCL bits

@7~@0: Table pointer bits

|                | Table Location |    |    |    |    |    |    |    |    |    |  |
|----------------|----------------|----|----|----|----|----|----|----|----|----|--|
| Instruction(s) | *9             | *8 | *7 | *6 | *5 | *4 | *3 | *2 | *1 | *0 |  |
| TABRDC [m]     | P9             | P8 | @7 | @6 | @5 | @4 | @3 | @2 | @1 | @0 |  |
| TABRDL [m]     | 1              | 1  | @7 | @6 | @5 | @4 | @3 | @2 | @1 | @0 |  |

#### Table location

Note: \*9~\*0: Table location bits P9~P8: Current program counter bits higher-order byte to TBLH (08H). Only the destination of the lower-order byte in the table is well-defined, the other bits of the table word are transferred to the lower portion of TBLH, the remaining 2 bits are read as "0". The Table Higher-order byte register (TBLH) is read only. The table pointer (TBLP) is a read/write register (07H), where P indicates the table location. Before accessing the table, the location must be placed in TBLP. The TBLH is read only and cannot be restored. All table related instructions need 2 cycles to complete the operation. These areas may function as normal program memory depending upon the requirements.

#### Stack Register – STACK

This is a special part of the memory used to save the contents of the program counter (PC) only. The stack is organized into one level and is neither part of the data nor part of the program space, and is neither readable nor writeable. The activated level is indexed by the stack pointer (SP) and is neither readable nor writeable. At a subroutine call the contents of the program counter are pushed onto the stack. At the end of a subroutine signaled by a return instruction (RET), the program counter is restored to its previous value from the stack. After a chip reset, the SP will point to the top of the stack.

If the stack is full and a "CALL" is subsequently executed, stack overflow occurs and the first entry will be lost (only the most recent return address is stored).

#### Data Memory – RAM

The data memory is designed with  $42\times8$  bits. The data memory is divided into two functional groups: special function registers and general purpose data memory ( $32\times8$ ). Most of them are read/write, but some are read only.

The special function registers include the indirect addressing register (00H), the memory pointer register (MP;01H), the accumulator (ACC;05H) the program counter lower-order byte register (PCL;06H), the table pointer (TBLP;07H), the table higher-order byte register (TBLH;08H), the status register (STATUS;0AH) and the I/O registers (PA;12H, PB;14H, PC;16H). The remaining space before the 20H is reserved for future expanded usage and reading these locations will return the result 00H. The general purpose data memory, addressed from 20H to 3FH, is used for data and control information under instruction command.

All data memory areas can handle arithmetic, logic, increment, decrement and rotate operations directly. Except for some dedicated bits, each bit in the data memory can be set and reset by the SET [m].i and CLR [m].i instructions, respectively. They are also indirectly accessible through memory pointer register (MP;01H).





#### Indirect Addressing Register

Location 00H is an indirect addressing register that is not physically implemented. Any read/write operation of [00H] accesses data memory pointed to by MP (01H). Reading location 00H itself indirectly will return the result 00H. Writing indirectly results in no operation.

The memory pointer register MP (01H) is a 6-bit register. The bit  $7\sim$ 6 of MP is undefined and reading will return the result "1". Any writing operation to MP will only transfer the lower 6-bit data to MP.

#### Accumulator

The accumulator closely relates to ALU operations. It is also mapped to location 05H of the data memory and is capable of carrying out immediate data operations. Data movement between two data memory locations has to pass through the accumulator.



#### Arithmetic and Logic Unit – ALU

This circuit performs 8-bit arithmetic and logic operation. The ALU provides the following functions.

- Arithmetic operations (ADD, ADC, SUB, SBC, DAA)
- Logic operations (AND, OR, XOR, CPL)
- Rotation (RL, RR, RLC, RRC)
- Increment and Decrement (INC, DEC)
- Branch decision (SZ, SNZ, SIZ, SDZ ....)

The ALU not only saves the results of a data operation but also changes the contents of the status register.

#### Status Register – STATUS

This 8-bit status register (0AH) contains the zero flag (Z), carry flag (C), auxiliary carry flag (AC), overflow flag (OV), power down flag (PD) and watchdog time-out flag (TO). It also records the status information and controls the operation sequence.

With the exception of the TO and PD flags, bits in the status register can be altered by instructions like most other register. Any data written into the status register will not change the TO or PD flags. In addition it should be noted that operations related to the status register may give different results from those intended. The TO and PD flags can only be changed by the Watchdog Timer overflow, chip power-up, clearing the Watchdog Timer and executing the HALT instruction.

The Z, OV, AC and C flags generally reflect the status of the latest operations.

In addition, on executing the subroutine call, the status register will not be automatically pushed onto the stack. If the contents of the status are important and if the subroutine can corrupt the status register, precautions must be taken to save it properly.

#### **Oscillator Configuration**

There are two oscillator circuits in the HT48RA0A.



System oscillator

Both are designed for system clocks; the RC oscillator and the Crystal oscillator, which are determined by code options. No matter what oscillator type is selected, the signal provides the system clock. The HALT mode stops the system oscillator and ignores the external signal to conserve power.

If an RC oscillator is used, an external resistor between OSC1 and VSS in needed and the resistance must range from 51k $\Omega$  to 1M $\Omega$ . The system clock, divided by 4, is available on OSC2, which can be used to synchronize external logic. The RC oscillator provides the most cost effective solution. However, the frequency of the oscillation may vary with V<sub>DD</sub>, temperature and the chip itself due to process variations. It is, therefore, not suitable for timing sensitive operations where accurate oscillator frequency is desired.

If the Crystal oscillator is used, a crystal across OSC1 and OSC2 is needed to provide the feedback and phase shift for the oscillator. No other external components are needed. Instead of a crystal, the resonator can also be connected between OSC1 and OSC2 to get a frequency reference, but two external capacitors in OSC1 and OSC2 are required.

| Labels | Bits | Function                                                                                                                                                                                                                       |
|--------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| с      | 0    | C is set if the operation results in a carry during an addition operation or if a borrow does not take place during a subtraction operation; otherwise C is cleared. C is also affected by a rotate through carry instruction. |
| AC     | 1    | AC is set if the operation results in a carry out of the low nibbles in addition or no borrow from the high nibble into the low nibble in subtraction; otherwise AC is cleared.                                                |
| Z      | 2    | Z is set if the result of an arithmetic or logic operation is zero; otherwise Z is cleared.                                                                                                                                    |
| ov     | 3    | OV is set if the operation results in a carry into the highest-order bit but not a carry out of the highest-order bit, or vice versa; otherwise OV is cleared.                                                                 |
| PD     | 4    | PD is cleared when either a system power-up or executing the CLR WDT instruction. PD is set by executing the HALT instruction.                                                                                                 |
| то     | 5    | TO is cleared by a system power-up or executing the CLR WDT or HALT instruction. TO is set by a WDT time-out.                                                                                                                  |
|        | 6~7  | Unused bit, read as "0"                                                                                                                                                                                                        |

Status register



#### Watchdog Timer - WDT

The clock source of the WDT is implemented by instruction clock (system clock divided by 4). The clock source is processed by a frequency divider and a prescaller to yield various time out periods.

WDT time out period =  $\frac{\text{Clock Source}}{2^n}$ 

Where n= 8~11 selected by code option.

This timer is designed to prevent a software malfunction or sequence jumping to an unknown location with unpredictable results. The Watchdog Timer can be disabled by code option. If the Watchdog Timer is disabled, all the executions related to the WDT result in no operation and the WDT will lose its protection purpose. In this situation the logic can only be restarted by an external logic.

A WDT overflow under normal operation will initialize "chip reset" and set the status bit "TO". To clear the contents of the WDT prescaler, three methods are adopted; external reset (a low level to RES), software instructions, or a HALT instruction. There are two types of software instructions. One type is the single instruction "CLR WDT", the other type comprises two instructions, "CLR WDT1" and "CLR WDT2". Of these two types of instructions, only one can be active depending on the code option - "CLR WDT times selection option". If the "CLR WDT" is selected (i.e.. CLR WDT times equal one), any execution of the CLR WDT instruction will clear the WDT. In case "CLR WDT1" and "CLR WDT2" are chosen (i.e., CLR WDT times equal two), these two instructions must be executed to clear the WDT; otherwise, the WDT may reset the chip due to a time-out.

#### **Power Down Operation – HALT**

The HALT mode is initialized by the HALT instruction and results in the following...

- The system oscillator turns off and the WDT stops.
- The contents of the on-chip RAM and registers remain unchanged.
- WDT prescaler are cleared.
- All I/O ports maintain their original status.
- The PD flag is set and the TO flag is cleared.

The system can quit the HALT mode by means of an external reset or an external falling edge signal on port B. An external reset causes a device initialization. Examining the TO and PD flags, the reason for chip reset can be determined. The PD flag is cleared when the system powers up or execute the CLR WDT instruction and is set when the HALT instruction is executed. The TO flag is set if the WDT time-out occurs, and causes a wake-up that only resets the PC (Program Counter) and SP, the others keep their original status.

The port B wake-up can be considered as a continuation of normal execution. Each bit in port B can be independently selected to wake up the device by the code option. Awakening from an I/O port stimulus, the program will resume execution of the next instruction.

Once a wake-up event(s) occurs, it takes 1024  $t_{\rm SYS}$  (system clock period) to resume normal operation. In other words, a dummy cycle period will be inserted after the wake-up.

To minimize power consumption, all I/O pins should be carefully managed before entering the HALT status.



7



#### Reset

There are three ways in which a reset can occur:

- RES reset during normal operation
- RES reset during HALT
- WDT time-out reset during normal operation

Some registers remain unchanged during reset conditions. Most registers are reset to the "initial condition" when the reset conditions are met. By examining the PD and TO flags, the program can distinguish between different "chip resets".

| то | PD | <b>RESET Conditions</b>              |  |  |  |  |  |  |
|----|----|--------------------------------------|--|--|--|--|--|--|
| 0  | 0  | RES reset during power-up            |  |  |  |  |  |  |
| u  | u  | RES reset during normal operation    |  |  |  |  |  |  |
| 0  | 1  | RES wake-up HALT                     |  |  |  |  |  |  |
| 1  | u  | WDT time-out during normal operation |  |  |  |  |  |  |

Note: "u" means unchanged.

To guarantee that the system oscillator has started and stabilized, the SST (System Start-up Timer) provides an extra-delay of 1024 system clock pulses when the system powers up or when the system awakes from a HALT state.

When a system power up occurs, an SST delay is added during the reset period. But when the reset comes from the  $\overline{\text{RES}}$  pin, the SST delay is disabled. Any wake-up from HALT will enable the SST delay.

The functional unit chip reset status is shown below.

| PC                 | 000H                           |
|--------------------|--------------------------------|
| WDT Prescaler      | Clear                          |
| Input/Output ports | Input mode                     |
| SP                 | Points to the top of the stack |
| Carrier output     | Low level                      |



Reset timing chart







Reset configuration

The chip reset status of the registers is summarized in the following table:

| Register             | Reset<br>(Power On) | WDT Time-out<br>(Normal Operation) | RES Reset<br>(Normal Operation) | RES Reset<br>(HALT) |
|----------------------|---------------------|------------------------------------|---------------------------------|---------------------|
| PC (Program Counter) | 000H                | 000H                               | 000H                            | 000H                |
| MP                   | -xxx xxxx           | -uuu uuuu                          | -นนน นนนน                       | -uuu uuuu           |
| ACC                  | XXXX XXXX           | นนนน นนนน                          | นนนน นนนน                       | นนนน นนนน           |
| TBLP                 | xxxx xxxx           | นนนน นนนน                          | นนนน นนนน                       | นนนน นนนน           |
| TBLH                 | xx xxxx             | uu uuuu                            | uu uuuu                         | uu uuuu             |
| STATUS               | 00 xxxx             | 1u uuuu                            | uu uuuu                         | 01 uuuu             |
| PA                   | 1111 1111           | 1111 1111                          | 1111 1111                       | 1111 1111           |
| РВ                   | 1111 1111           | 1111 1111                          | 1111 1111                       | 1111 1111           |
| PC                   | 1                   | 1                                  | 1                               | 1                   |

Note: "u" means unchanged

"x" means unknown



#### Carrier

The HT48RA0A provides a carrier output which shares the pin with PC0. It can be selected to be a carrier output (REM) or level output pin (PC0) by code option. If the carrier output option is selected, setting PC0="0" to enable carrier output and setting PC0="1" to disable it at low level output.

The clock source of the carrier is implemented by instruction clock (system clock divided by 4) and processed by a frequency divider to yield various carry frequency.

Carry Frequency=  $\frac{\text{Clock Source}}{m \times 2^n}$ 

where m=2 or 3 and n=0~3, both are selected by code option. If m=2, the duty cycle of the carrier output is 1/2 duty. If m=3, the duty cycle of the carrier output can be 1/2 duty or 1/3 duty also determined by code option (with the exception of n=0).

| m×2 <sup>n</sup> | Duty Cycle |
|------------------|------------|
| 2, 4, 8, 16      | 1/2        |
| 3                | 1/3        |
| 6, 12, 24        | 1/2 or 1/3 |

The following table shows examples of carrier frequency selection.

| f <sub>SYS</sub> | f <sub>CARRIER</sub> | Duty     | m×2 <sup>n</sup> |
|------------------|----------------------|----------|------------------|
| 455kHz           | 37.92kHz             | 1/3 only | 3                |
| 400KHZ           | 56.9kHz              | 1/2 only | 2                |

#### Input/Output Ports

There are an 8-bit bidirectional input/output port, a 6-bit input with 2-bit I/O port and one-bit output port in the HT48RA0A, labeled PA, PB and PC which are mapped to [12H], [14H], [16H] of the RAM, respectively. Each bit of PA can be selected as NMOS output or Schmitt trigger with pull-high resistor by software instruction. PB0~PB1 have the same structure with PA, while PB2~PB7 can only be used for input operation (Schmitt trigger with pull-high resistors). PC is only one-bit output port shares the pin with carrier output. If the level option is selected, the PC is CMOS output.

Both PA and PB for the input operation, these ports are non-latched, that is, the inputs should be ready at the T2 rising edge of the instruction "MOV A, [m]" (m=12H or 14H). For PA, PB0~PB1 and PC output operation, all data are latched and remain unchanged until the output latch is rewritten.

When the PA and PB0~PB1 is used for input operation, it should be noted that before reading data from pads, a "1" should be written to the related bits to disable the NMOS device. That is, the instruction "SET [m].i" (i=0~7 for PA, i=0~1 for PB) is executed first to disable related NMOS device, and then "MOV A, [m]" to get stable data.

After chip reset, PA and PB remain at a high level input line while PC remain at high level output, if the level option is selected.

Each bit of PA, PB0~PB1 and PC output latches can be set or cleared by the "SET [m].i" and "CLR [m].i" (m=12H, 14H or 16H) instructions respectively.

Some instructions first input data and then follow the output operations. For example, "SET [m].i", "CLR [m]", "CPL [m]", "CPLA [m]" read the entire port states into the CPU, execute the defined operations (bit-operation), and then write the results back to the latches or to the accumulator.

Each line of PB has a wake-up capability to the device by code option. The highest seven bits of PC are not physically implemented, on reading them a "0" is returned and writing results in a no-operation.



Carrier/Level output





#### Code Option

The following table shows eight kinds of code option in the HT48RA0A. All the code options must be defined to ensure proper system functioning.

| No. | Code Option                                                                                                                                                                                                                                                             |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | WDT time-out period selection<br>Time-out period= $\frac{\text{Clock Source}}{2^n}$ where n=8~11.                                                                                                                                                                       |
| 2   | WDT enable/disable selection. This option is to decide whether the WDT timer is enabled or disabled.                                                                                                                                                                    |
| 3   | CLR WDT times selection. This option defines how to clear the WDT by instruction. "One time" means that the CLR WDT instruction can clear the WDT. "Two times" means only if both of the CLR WDT1 and CLR WDT2 instructions have been executed, the WDT can be cleared. |
| 4   | Wake-up selection. This option defines the wake-up activity function. External input pins (PB only) all have the capability to wake-up the chip from a HALT.                                                                                                            |
| 5   | Carrier/level output selection. This option defines the activity of PC0 to be carrier output or level output.                                                                                                                                                           |
| 6   | Carry frequency selection.<br>Carry frequency= $\frac{\text{Clock Source}}{(2 \text{ or } 3) \times 2^n} \text{ where } n=0~3.$                                                                                                                                         |
|     | Carrier duty selection. There are two types of selection: 1/2 duty or 1/3 duty.                                                                                                                                                                                         |
| 7   | If carrier frequency=Clock Source /(2, 4, 8 or 16), the duty cycle will be 1/2 duty.                                                                                                                                                                                    |
|     | If carrier frequency=Clock Source /3, the duty cycle will be 1/3 duty.                                                                                                                                                                                                  |
|     | If carrier frequency=Clock Source /(6, 12 or 24), the duty cycle can be 1/2 duty or 1/3 duty.                                                                                                                                                                           |
| 8   | OSC type selection. This option is to decide if an RC or Crystal oscillator is chosen as system clock. If the Crystal oscillator is selected, the XST (Crystal Start-up Timer) default is activated, otherwise the XST is disabled.                                     |



### **Application Circuits**



Note: It is recommended that a  $100\mu F$  decoupling capacitor is placed between VSS and VDD.

The resistance and capacitance for reset circuit should be designed to ensure that the VDD is stable and remains in a valid range of the operating voltage before bringing  $\overline{\text{RES}}$  to high.

| Crystal or Resonator             | C*    | R*           |
|----------------------------------|-------|--------------|
| 4MHz Crystal                     | 0pF   | 10kΩ         |
| 4MHz Resonator (3 pin)           | 0pF   | 12kΩ         |
| 4MHz Resonator (2 pin)           | 10pF  | 12kΩ         |
| 3.58MHz Crystal                  | 0pF   | 10kΩ         |
| 3.58MHz Resonator (2 pin)        | 25pF  | 10kΩ         |
| 2MHz Crystal & Resonator (2 pin) | 25pF  | 10kΩ         |
| 1MHz Crystal                     | 35pF  | <b>27</b> kΩ |
| 429kHz Resonator                 | 300pF | 10kΩ         |
| 455kHz Resonator                 | 300pF | 10kΩ         |
| 480kHz Resonator                 | 300pF | 9.1kΩ        |

The following table shows the R\* and C\* value according different crystal values.



### Instruction Set Summary

| Mnemonic                                                                                                                           | Description                                                                                                                                                                                                                                                                                                                                                                             | Instruction<br>Cycle                                                                                             | Flag<br>Affected                                                                                                                            |
|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| Arithmetic                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                  |                                                                                                                                             |
| ADD A,[m]<br>ADDM A,[m]<br>ADD A,x<br>ADC A,[m]<br>ADCM A,[m]<br>SUB A,x<br>SUB A,[m]<br>SUBM A,[m]<br>SBC A,[m]<br>SBC A,[m]      | Add data memory to ACC<br>Add ACC to data memory<br>Add immediate data to ACC<br>Add data memory to ACC with carry<br>Add ACC to data memory with carry<br>Subtract immediate data from ACC<br>Subtract data memory from ACC<br>Subtract data memory from ACC with result in data memory<br>Subtract data memory from ACC with carry<br>Subtract data memory from ACC with carry        | $ \begin{array}{c} 1\\ 1^{(1)}\\ 1\\ 1^{(1)}\\ 1\\ 1\\ 1^{(1)}\\ 1\\ 1^{(1)}\\ 1\\ 1^{(1)} \end{array} $         | Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV<br>Z,C,AC,OV |
| DAA [m]                                                                                                                            | Decimal adjust ACC for addition with result in data memory                                                                                                                                                                                                                                                                                                                              | 1 <sup>(1)</sup>                                                                                                 | 2,0,70,0V<br>C                                                                                                                              |
| Logic Operati                                                                                                                      | on                                                                                                                                                                                                                                                                                                                                                                                      | 1                                                                                                                |                                                                                                                                             |
| AND A,[m]<br>OR A,[m]<br>XOR A,[m]<br>ANDM A,[m]<br>ORM A,[m]<br>XORM A,[m]<br>AND A,x<br>OR A,x<br>XOR A,x<br>CPL [m]<br>CPLA [m] | AND data memory to ACC<br>OR data memory to ACC<br>Exclusive-OR data memory to ACC<br>AND ACC to data memory<br>OR ACC to data memory<br>Exclusive-OR ACC to data memory<br>AND immediate data to ACC<br>OR immediate data to ACC<br>Exclusive-OR immediate data to ACC<br>Complement data memory<br>Complement data memory with result in ACC                                          | $ \begin{array}{c} 1\\ 1\\ 1^{(1)}\\ 1^{(1)}\\ 1^{(1)}\\ 1\\ 1\\ 1\\ 1\\ 1\\ 1\\ 1\\ 1\\ 1\\ 1\\ 1 \end{array} $ | Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z                                                                                         |
| Increment & D                                                                                                                      | Decrement                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                  |                                                                                                                                             |
| INCA [m]<br>INC [m]<br>DECA [m]<br>DEC [m]                                                                                         | Increment data memory with result in ACC<br>Increment data memory<br>Decrement data memory with result in ACC<br>Decrement data memory                                                                                                                                                                                                                                                  | 1<br>1 <sup>(1)</sup><br>1<br>1 <sup>(1)</sup>                                                                   | Z<br>Z<br>Z<br>Z                                                                                                                            |
| Rotate                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                  |                                                                                                                                             |
| RRA [m]<br>RR [m]<br>RRCA [m]<br>RRC [m]<br>RLA [m]<br>RLCA [m]<br>RLCC [m]                                                        | Rotate data memory right with result in ACC<br>Rotate data memory right<br>Rotate data memory right through carry with result in ACC<br>Rotate data memory right through carry<br>Rotate data memory left with result in ACC<br>Rotate data memory left<br>Rotate data memory left<br>Rotate data memory left through carry with result in ACC<br>Rotate data memory left through carry | $ \begin{array}{c} 1\\ 1^{(1)}\\ 1\\ 1^{(1)}\\ 1\\ 1^{(1)}\\ 1\\ 1^{(1)}\\ 1 \end{array} $                       | None<br>C<br>C<br>None<br>None<br>C<br>C                                                                                                    |
| Data Move                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                  |                                                                                                                                             |
| MOV A,[m]<br>MOV [m],A<br>MOV A,x                                                                                                  | Move data memory to ACC<br>Move ACC to data memory<br>Move immediate data to ACC                                                                                                                                                                                                                                                                                                        | 1<br>1 <sup>(1)</sup><br>1                                                                                       | None<br>None<br>None                                                                                                                        |
| Bit Operation                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                         | (1)                                                                                                              |                                                                                                                                             |
| CLR [m].i<br>SET [m].i                                                                                                             | Clear bit of data memory<br>Set bit of data memory                                                                                                                                                                                                                                                                                                                                      | 1 <sup>(1)</sup><br>1 <sup>(1)</sup>                                                                             | None<br>None                                                                                                                                |



| Mnemonic     | Description                                              | Instruction<br>Cycle | Flag<br>Affected                      |
|--------------|----------------------------------------------------------|----------------------|---------------------------------------|
| Branch       |                                                          |                      |                                       |
| JMP addr     | Jump unconditionally                                     | 2                    | None                                  |
| SZ [m]       | Skip if data memory is zero                              | 1 <sup>(2)</sup>     | None                                  |
| SZA [m]      | Skip if data memory is zero with data movement to ACC    | 1 <sup>(2)</sup>     | None                                  |
| SZ [m].i     | Skip if bit i of data memory is zero                     | 1 <sup>(2)</sup>     | None                                  |
| SNZ [m].i    | Skip if bit i of data memory is not zero                 | 1 <sup>(2)</sup>     | None                                  |
| SIZ [m]      | Skip if increment data memory is zero                    | 1 <sup>(3)</sup>     | None                                  |
| SDZ [m]      | Skip if decrement data memory is zero                    | 1 <sup>(3)</sup>     | None                                  |
| SIZA [m]     | Skip if increment data memory is zero with result in ACC | 1 <sup>(2)</sup>     | None                                  |
| SDZA [m]     | Skip if decrement data memory is zero with result in ACC | 1 <sup>(2)</sup>     | None                                  |
| CALL addr    | Subroutine call                                          | 2                    | None                                  |
| RET          | Return from subroutine                                   | 2                    | None                                  |
| RET A,x      | Return from subroutine and load immediate data to ACC    | 2                    | None                                  |
| Table Read   |                                                          |                      |                                       |
| TABRDC [m]   | Read ROM code (current page) to data memory and TBLH     | 2 <sup>(1)</sup>     | None                                  |
| TABRDL [m]   | Read ROM code (last page) to data memory and TBLH        | 2 <sup>(1)</sup>     | None                                  |
| Miscellaneou | S                                                        |                      |                                       |
| NOP          | No operation                                             | 1                    | None                                  |
| CLR [m]      | Clear data memory                                        | 1 <sup>(1)</sup>     | None                                  |
| SET [m]      | Set data memory                                          | 1 <sup>(1)</sup>     | None                                  |
| CLR WDT      | Clear Watchdog Timer                                     | 1                    | TO,PD                                 |
| CLR WDT1     | Pre-clear Watchdog Timer                                 | 1                    | TO <sup>(4)</sup> , PD <sup>(4)</sup> |
| CLR WDT2     | Pre-clear Watchdog Timer                                 | 1                    | TO <sup>(4)</sup> ,PD <sup>(4)</sup>  |
| SWAP [m]     | Swap nibbles of data memory                              | 1 <sup>(1)</sup>     | None                                  |
| SWAPA [m]    | Swap nibbles of data memory with result in ACC           | 1                    | None                                  |
| HALT         | Enter power down mode                                    | 1                    | TO,PD                                 |

#### Note: x: Immediate data

m: Data memory address

A: Accumulator

i: 0~7 number of bits

addr: Program memory address

- ${\bf \sqrt{:}}$  Flag is affected
- -: Flag is not affected
- <sup>(1)</sup>: If a loading to the PCL register occurs, the execution cycle of instructions will be delayed for one more cycle (four system clocks).
- <sup>(2)</sup>: If a skipping to the next instruction occurs, the execution cycle of instructions will be delayed for one more cycle (four system clocks). Otherwise the original instruction cycle is unchanged.
- (3): <sup>(1)</sup> and <sup>(2)</sup>
- <sup>(4)</sup>: The flags may be affected by the execution status. If the Watchdog Timer is cleared by executing the CLR WDT1 or CLR WDT2 instruction, the TO and PD are cleared. Otherwise the TO and PD flags remain unchanged.



### **Instruction Definition**

|                          | Add dat                                    | 0 0000                                                                                                                                               | on cod                                | oorr it-                  | the ec                 |                    | or            |              |  |  |
|--------------------------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|---------------------------|------------------------|--------------------|---------------|--------------|--|--|
| ADC A,[m]<br>Description |                                            |                                                                                                                                                      |                                       |                           |                        |                    |               | ator on      |  |  |
| Description              | The cor<br>multane                         |                                                                                                                                                      | •                                     |                           |                        | •                  |               |              |  |  |
| Operation                | $\rightarrow$ DDA                          | ACC+[I                                                                                                                                               | m]+C                                  |                           |                        |                    |               |              |  |  |
| Affected flag(s)         |                                            |                                                                                                                                                      |                                       |                           |                        |                    |               |              |  |  |
|                          | TC2                                        | TC1                                                                                                                                                  | то                                    | PD                        | OV                     | Z                  | AC            | С            |  |  |
|                          | _                                          |                                                                                                                                                      |                                       |                           | $\checkmark$           |                    | $\checkmark$  |              |  |  |
| ADCM A,[m]               | Add the                                    | accum                                                                                                                                                | ulator a                              | nd carry                  | / to data              | a memo             | ory           |              |  |  |
| Description              |                                            | The contents of the specified data memory, accumulator and the carry flag are adde<br>multaneously, leaving the result in the specified data memory. |                                       |                           |                        |                    |               |              |  |  |
| Operation                | [m] ← A                                    | CC+[m                                                                                                                                                | ]+C                                   |                           |                        |                    |               |              |  |  |
| Affected flag(s)         |                                            |                                                                                                                                                      |                                       |                           |                        |                    |               |              |  |  |
|                          | TC2                                        | TC1                                                                                                                                                  | то                                    | PD                        | OV                     | Z                  | AC            | С            |  |  |
|                          | _                                          |                                                                                                                                                      |                                       |                           | $\checkmark$           |                    | $\checkmark$  |              |  |  |
| ADD A,[m]                | Add dat                                    | a memo                                                                                                                                               | ory to th                             | ie accur                  | nulator                |                    |               |              |  |  |
| Description              | The cor<br>stored in                       |                                                                                                                                                      |                                       |                           | lata me                | mory a             | nd the a      | ccumu        |  |  |
| Operation                | $ACC \leftarrow$                           | ACC+[                                                                                                                                                | m]                                    |                           |                        |                    |               |              |  |  |
| Affected flag(s)         |                                            |                                                                                                                                                      |                                       |                           |                        |                    |               |              |  |  |
|                          | TC2                                        | TC1                                                                                                                                                  | то                                    | PD                        | OV                     | Z                  | AC            | С            |  |  |
|                          | _                                          |                                                                                                                                                      | —                                     |                           |                        |                    | $\checkmark$  | $\checkmark$ |  |  |
| ADD A,x                  | Add imr                                    | nediate                                                                                                                                              | data to                               | the acc                   | cumulate               | or                 |               |              |  |  |
| Description              | The con<br>accumu                          |                                                                                                                                                      | the acc                               | cumulate                  | or and th              | ne spec            | ified dat     | a are a      |  |  |
| Operation                | $ACC \leftarrow$                           | ACC+x                                                                                                                                                | C C                                   |                           |                        |                    |               |              |  |  |
| Affected flag(s)         |                                            |                                                                                                                                                      |                                       |                           |                        |                    |               |              |  |  |
|                          |                                            |                                                                                                                                                      |                                       |                           |                        |                    |               |              |  |  |
|                          | TC2                                        | TC1                                                                                                                                                  | то                                    | PD                        | OV                     | Z                  | AC            | С            |  |  |
|                          | TC2                                        | TC1                                                                                                                                                  | то<br>—                               | PD                        | OV<br>√                | Z<br>√             | AC<br>√       | C<br>√       |  |  |
| ADDM A,[m]               | TC2<br>—<br>Add the                        |                                                                                                                                                      |                                       |                           |                        |                    | -             |              |  |  |
|                          | _                                          | accum                                                                                                                                                | ulator to                             | <br>o the da<br>ecified o | √<br>ta mem            | √<br>ory           | $\checkmark$  | V            |  |  |
| Description              | Add the                                    | accum<br>ntents of<br>n the da                                                                                                                       | ulator to<br>f the sp<br>ata men      | <br>o the da<br>ecified o | √<br>ta mem            | √<br>ory           | $\checkmark$  | V            |  |  |
| Description<br>Operation | Add the<br>The cor<br>stored in<br>[m] ← A | ntents of<br>n the da                                                                                                                                | ulator to<br>f the sp<br>ata mem<br>] | the da<br>ecified o       | √<br>ta mem<br>data me | √<br>ory<br>mory a | √<br>nd the a | √            |  |  |
| Description              | Add the<br>The cor<br>stored in            | accum<br>ntents of<br>n the da                                                                                                                       | ulator to<br>f the sp<br>ata men      | <br>o the da<br>ecified o | √<br>ta mem            | √<br>ory           | $\checkmark$  | V            |  |  |



| AND A,[m]        | Logical AND accumulator with data memory                                                                      |  |  |  |  |  |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| Description      | Data in the accumulator and the specified data memory perfo eration. The result is stored in the accumulator. |  |  |  |  |  |  |  |  |
| Operation        | ACC $\leftarrow$ ACC "AND" [m]                                                                                |  |  |  |  |  |  |  |  |
| Affected flag(s) |                                                                                                               |  |  |  |  |  |  |  |  |
|                  | TC2 TC1 TO PD OV Z AC C                                                                                       |  |  |  |  |  |  |  |  |
|                  |                                                                                                               |  |  |  |  |  |  |  |  |
| AND A,x          | Logical AND immediate data to the accumulator                                                                 |  |  |  |  |  |  |  |  |
| Description      | Data in the accumulator and the specified data perform a bi<br>The result is stored in the accumulator.       |  |  |  |  |  |  |  |  |
| Operation        | $ACC \leftarrow ACC "AND" x$                                                                                  |  |  |  |  |  |  |  |  |
| Affected flag(s) |                                                                                                               |  |  |  |  |  |  |  |  |
|                  | TC2 TC1 TO PD OV Z AC C                                                                                       |  |  |  |  |  |  |  |  |
|                  |                                                                                                               |  |  |  |  |  |  |  |  |
| ANDM A,[m]       | Logical AND data memory with the accumulator                                                                  |  |  |  |  |  |  |  |  |
| Description      | Data in the specified data memory and the accumulator perfo                                                   |  |  |  |  |  |  |  |  |
|                  | eration. The result is stored in the data memory.                                                             |  |  |  |  |  |  |  |  |
| Operation        | [m] ← ACC "AND" [m]                                                                                           |  |  |  |  |  |  |  |  |
| Affected flag(s) |                                                                                                               |  |  |  |  |  |  |  |  |
|                  | TC2 TC1 TO PD OV Z AC C                                                                                       |  |  |  |  |  |  |  |  |
|                  |                                                                                                               |  |  |  |  |  |  |  |  |
| CALL addr        | Subroutine call                                                                                               |  |  |  |  |  |  |  |  |
| Description      | The instruction unconditionally calls a subroutine located at                                                 |  |  |  |  |  |  |  |  |
|                  | program counter increments once to obtain the address of the                                                  |  |  |  |  |  |  |  |  |
|                  | this onto the stack. The indicated address is then loaded. P<br>with the instruction at this address.         |  |  |  |  |  |  |  |  |
| Operation        | Stack $\leftarrow$ PC+1                                                                                       |  |  |  |  |  |  |  |  |
| - 1              | $PC \leftarrow addr$                                                                                          |  |  |  |  |  |  |  |  |
| Affected flag(s) |                                                                                                               |  |  |  |  |  |  |  |  |
|                  | TC2 TC1 TO PD OV Z AC C                                                                                       |  |  |  |  |  |  |  |  |
|                  |                                                                                                               |  |  |  |  |  |  |  |  |
| CLR [m]          | Clear data memory                                                                                             |  |  |  |  |  |  |  |  |
| Description      | The contents of the specified data memory are cleared to 0.                                                   |  |  |  |  |  |  |  |  |
| Operation        | $[m] \leftarrow 00H$                                                                                          |  |  |  |  |  |  |  |  |
| Affected flag(s) |                                                                                                               |  |  |  |  |  |  |  |  |
| Allected lidy(s) | TC2 TC1 TO PD OV Z AC C                                                                                       |  |  |  |  |  |  |  |  |
|                  |                                                                                                               |  |  |  |  |  |  |  |  |
|                  |                                                                                                               |  |  |  |  |  |  |  |  |



| CLR [m].i                | Clear b                       | it of data                                                                      | a memo              | orv       |           |           |           |          |
|--------------------------|-------------------------------|---------------------------------------------------------------------------------|---------------------|-----------|-----------|-----------|-----------|----------|
| Description              |                               | i of the                                                                        |                     |           | nemory    | is clea   | red to 0  |          |
| Operation                | [m].i ←                       |                                                                                 |                     |           |           |           |           |          |
| Affected flag(s)         |                               |                                                                                 |                     |           |           |           |           |          |
|                          | TC2                           | TC1                                                                             | ТО                  | PD        | OV        | Z         | AC        | С        |
|                          |                               |                                                                                 |                     | _         |           |           |           |          |
| CLR WDT                  | Clear V                       | Vatchdo                                                                         | g Timer             |           |           |           |           |          |
| Description              | The WI                        | DT is cle<br>I.                                                                 | ared (cl            | lears the | e WDT)    | . The po  | ower dov  | wn bit ( |
| Operation                | WDT ←<br>PD and               | – 00H<br>I TO ← I                                                               | 0                   |           |           |           |           |          |
| Affected flag(s)         | TC2                           | TC1                                                                             | то                  | PD        | OV        | Z         | AC        | С        |
|                          | 102                           |                                                                                 | 0                   | 0         |           |           |           |          |
|                          |                               |                                                                                 | 0                   | 0         |           |           |           |          |
| CLR WDT1                 | Preclea                       | ar Watch                                                                        | idog Tin            | ner       |           |           |           |          |
| Description<br>Operation | this ins<br>plies th<br>WDT ← | er with C<br>truction<br>is instru<br>– 00H <sup>*</sup><br>I TO $\leftarrow$ ( | without<br>ction ha | the oth   | er precl  | ear inst  | ruction j | ust set  |
| Affected flag(s)         | FD and                        | 110                                                                             | 0                   |           |           |           |           |          |
|                          | TC2                           | TC1                                                                             | ТО                  | PD        | OV        | Z         | AC        | С        |
|                          |                               |                                                                                 | 0*                  | 0*        | —         | _         | —         | _        |
| CLR WDT2                 | Preclea                       | ar Watch                                                                        | idog Tin            | ner       |           |           |           |          |
| Description              | this ins                      | er with C<br>truction<br>truction                                               | without             | the oth   | er precle | ear insti | ruction,  | sets the |
| Operation                | WDT ←<br>PD and               | – 00H*<br>I TO ← (                                                              | 0*                  |           |           |           |           |          |
| Affected flag(s)         | TC2                           | TC1                                                                             | ТО                  | PD        | OV        | Z         | AC        | С        |
|                          | 102                           |                                                                                 | 0*                  | 0*        | 0.        |           | 70        |          |
|                          |                               |                                                                                 | 0                   | 0         |           |           |           |          |
| CPL [m]                  | Comple                        | ement da                                                                        | ata men             | nory      |           |           |           |          |
| Description              |                               | it of the<br>previous                                                           | •                   |           |           | -         | •         | •        |
| Operation                | [m] ← [                       | [m]                                                                             |                     |           |           |           |           |          |
| Affected flag(s)         |                               |                                                                                 |                     |           |           |           |           |          |
|                          | TC2                           | TC1                                                                             | ТО                  | PD        | OV        | Z         | AC        | С        |
|                          |                               | —                                                                               |                     | —         | —         |           | —         | —        |



| CPLA [m]         | Complement data memory and place result in the accumulator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description      | Each bit of the specified data memory is logically complemented (1's complement). Bits which previously contained a 1 are changed to 0 and vice-versa. The complemented result is stored in the accumulator and the contents of the data memory remain unchanged.                                                                                                                                                                                                                                                                                         |
| Operation        | $ACC \leftarrow [\overline{m}]$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Affected flag(s) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                  | TC2 TC1 TO PD OV Z AC C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| DAA [m]          | Decimal-Adjust accumulator for addition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Description      | The accumulator value is adjusted to the BCD (Binary Coded Decimal) code. The accumu-<br>lator is divided into two nibbles. Each nibble is adjusted to the BCD code and an internal<br>carry (AC1) will be done if the low nibble of the accumulator is greater than 9. The BCD ad-<br>justment is done by adding 6 to the original value if the original value is greater than 9 or a<br>carry (AC or C) is set; otherwise the original value remains unchanged. The result is stored<br>in the data memory and only the carry flag (C) may be affected. |
| Operation        | If ACC.3~ACC.0 >9 or AC=1<br>then [m].3~[m].0 $\leftarrow$ (ACC.3~ACC.0)+6, AC1= $\overline{AC}$<br>else [m].3~[m].0 $\leftarrow$ (ACC.3~ACC.0), AC1=0<br>and<br>If ACC.7~ACC.4+AC1 >9 or C=1<br>then [m].7~[m].4 $\leftarrow$ ACC.7~ACC.4+6+AC1,C=1<br>else [m].7~[m].4 $\leftarrow$ ACC.7~ACC.4+AC1,C=C                                                                                                                                                                                                                                                 |
| Affected flag(s) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                  | TC2 TC1 TO PD OV Z AC C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| DEC [m]          | Decrement data memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Description      | Data in the specified data memory is decremented by 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Operation        | [m] ← [m]−1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Affected flag(s) | TC2 TC1 TO PD OV Z AC C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                  | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| DECA [m]         | Decrement data memory and place result in the accumulator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Description      | Data in the specified data memory is decremented by 1, leaving the result in the accumula-<br>tor. The contents of the data memory remain unchanged.                                                                                                                                                                                                                                                                                                                                                                                                      |
| Operation        | $ACC \leftarrow [m]-1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Affected flag(s) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                  | TC2 TC1 TO PD OV Z AC C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |



| HALT                                                                                  | Enter power down mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description                                                                           | This instruction stops program execution and turns off the system clock. The contents of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Description                                                                           | the RAM and registers are retained. The WDT and prescaler are cleared. The power dow bit (PD) is set and the WDT time-out bit (TO) is cleared.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Operation                                                                             | $PC \leftarrow PC+1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                       | $PD \leftarrow 1$<br>TO $\leftarrow 0$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Affected flag(s)                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                                                       | TC2 TC1 TO PD OV Z AC C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| INC [m]                                                                               | Increment data memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Description                                                                           | Data in the specified data memory is incremented by 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Operation                                                                             | [m] ← [m]+1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Affected flag(s)                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                                                       | TC2 TC1 TO PD OV Z AC C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| INCA [m]                                                                              | Increment data memory and place result in the accumulator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Description                                                                           | Data in the specified data memory is incremented by 1, leaving the result in the accumula tor. The contents of the data memory remain unchanged.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Operation                                                                             | ACC ← [m]+1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Affected flag(s)                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                                                       | TC2 TC1 TO PD OV Z AC C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                       | TC2     TC1     TO     PD     OV     Z     AC     C       —     —     —     —     √     —     —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| JMP addr                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| JMP addr<br>Description                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Description                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Description<br>Operation                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Description<br>Operation                                                              | Directly jump         The program counter are replaced with the directly-specified address unconditionally, an control is passed to this destination.         PC ←addr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Description<br>Operation                                                              | Directly jump         The program counter are replaced with the directly-specified address unconditionally, an control is passed to this destination.         PC ←addr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Description<br>Operation<br>Affected flag(s)                                          | Image: matrix intermediateImage: matrix inter |
| Description<br>Operation<br>Affected flag(s)                                          | Image: matrix intermediateImage: matrix inter |
| Description<br>Operation<br>Affected flag(s)<br>MOV A,[m]<br>Description              | Image: control is passed to this destination.PC $\leftarrow$ addrTC2TC1TOPDOVZACCMove data memory to the accumulatorThe contents of the specified data memory are copied to the accumulator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Description<br>Operation<br>Affected flag(s)<br>MOV A,[m]<br>Description<br>Operation | Image: control is passed to this destination.PC $\leftarrow$ addrTC2TC1TOPDOVZACCMove data memory to the accumulatorThe contents of the specified data memory are copied to the accumulator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |



| MOV A,x                                                                | iviove ir                                                                                                                         | nmediai                                                                           | e data f                                                            | o the a                                     | cumula                                                        | llOI                                                         |           |                              |
|------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------|---------------------------------------------|---------------------------------------------------------------|--------------------------------------------------------------|-----------|------------------------------|
| Description                                                            |                                                                                                                                   | oit data s                                                                        |                                                                     |                                             |                                                               |                                                              | l into th | e accui                      |
| Operation                                                              | ACC ←                                                                                                                             | ×                                                                                 |                                                                     | 5                                           |                                                               |                                                              |           |                              |
| Affected flag(s)                                                       |                                                                                                                                   |                                                                                   |                                                                     |                                             |                                                               |                                                              |           |                              |
|                                                                        | TC2                                                                                                                               | TC1                                                                               | то                                                                  | PD                                          | OV                                                            | Z                                                            | AC        | С                            |
|                                                                        |                                                                                                                                   |                                                                                   |                                                                     |                                             | —                                                             |                                                              |           | _                            |
| MOV [m],A                                                              | Move th                                                                                                                           | ne accui                                                                          | nulator                                                             | to data                                     | memory                                                        | /                                                            |           |                              |
| Description                                                            | The cor<br>memor                                                                                                                  | ntents of<br>ies).                                                                | the acc                                                             | cumulat                                     | or are co                                                     | opied to                                                     | the spe   | ecified                      |
| Operation                                                              | [m] ←A                                                                                                                            | CC                                                                                |                                                                     |                                             |                                                               |                                                              |           |                              |
| Affected flag(s)                                                       | TC2                                                                                                                               | TC1                                                                               | то                                                                  | PD                                          | OV                                                            | Z                                                            | AC        | С                            |
|                                                                        |                                                                                                                                   |                                                                                   | _                                                                   | _                                           | _                                                             | _                                                            | _         | _                            |
| NOP                                                                    | No ope                                                                                                                            | ration                                                                            |                                                                     |                                             |                                                               |                                                              |           |                              |
| Description                                                            |                                                                                                                                   | ration is                                                                         | perform                                                             | ned. Ex                                     | ecution                                                       | continu                                                      | es with   | the ne                       |
| Operation                                                              | $PC \leftarrow F$                                                                                                                 | PC+1                                                                              |                                                                     |                                             |                                                               |                                                              |           |                              |
| Affected flag(s)                                                       |                                                                                                                                   |                                                                                   |                                                                     |                                             |                                                               |                                                              |           |                              |
|                                                                        | TC2                                                                                                                               | TC1                                                                               | то                                                                  | PD                                          | OV                                                            | Z                                                            | AC        | С                            |
|                                                                        |                                                                                                                                   |                                                                                   |                                                                     |                                             | —                                                             |                                                              |           |                              |
| OR A,[m]                                                               | Logical                                                                                                                           | OR acc                                                                            | umulato                                                             | or with c                                   | lata me                                                       | mory                                                         |           |                              |
| Description                                                            |                                                                                                                                   | the acc<br>bitwise l                                                              |                                                                     |                                             | •                                                             |                                                              |           | • •                          |
| Operation                                                              |                                                                                                                                   | ACC "                                                                             |                                                                     |                                             |                                                               |                                                              |           |                              |
| Affected flag(s)                                                       |                                                                                                                                   |                                                                                   |                                                                     |                                             |                                                               |                                                              |           |                              |
|                                                                        | TC2                                                                                                                               | TC1                                                                               | то                                                                  | PD                                          | OV                                                            | Z                                                            | AC        | С                            |
|                                                                        |                                                                                                                                   |                                                                                   |                                                                     | —                                           | —                                                             |                                                              |           |                              |
| OR A,x                                                                 |                                                                                                                                   |                                                                                   |                                                                     |                                             |                                                               | v                                                            |           |                              |
|                                                                        | Logical OR immediate data to the accumulator<br>Data in the accumulator and the specified data perform a bitwise logical_OR opera |                                                                                   |                                                                     |                                             |                                                               |                                                              |           |                              |
| Description                                                            | Data in                                                                                                                           |                                                                                   | umulate                                                             | or and t                                    | he spec                                                       | umulato                                                      |           | orm a b                      |
| Description<br>Operation                                               | Data in<br>The res                                                                                                                | the acc                                                                           | umulate<br>pred in f                                                | or and t                                    | he spec                                                       | umulato                                                      |           | orm a b                      |
|                                                                        | Data in<br>The res                                                                                                                | the acc<br>sult is sto                                                            | umulate<br>pred in f                                                | or and t                                    | he spec                                                       | umulato                                                      |           | orm a b                      |
| Operation                                                              | Data in<br>The res                                                                                                                | the acc<br>sult is sto                                                            | umulate<br>pred in f                                                | or and t                                    | he spec                                                       | umulato                                                      |           | Dorm a B                     |
| Operation                                                              | Data in<br>The res<br>ACC ←                                                                                                       | the acc<br>sult is sto<br>ACC ″0                                                  | cumulate<br>pred in f<br>DR″ x                                      | or and t<br>he accu                         | he spec<br>imulator                                           | umulato<br>ified da<br>r.                                    | ata perfe |                              |
| Operation                                                              | Data in<br>The res<br>ACC ←<br>TC2                                                                                                | the acc<br>sult is sto<br>ACC ″0                                                  | cumulate<br>pred in 1<br>DR″ x<br>TO                                | PD                                          | he spec<br>imulator<br>OV                                     | umulato<br>tified da<br>r.<br>                               | AC        |                              |
| Operation<br>Affected flag(s)                                          | Data in<br>The res<br>ACC ←<br>TC2<br>Logical<br>Data in                                                                          | the acc<br>sult is sto<br>- ACC "(<br>TC1                                         | umulato<br>pred in t<br>DR" x<br>TO<br><br>a memo                   | PD<br>PD<br>ory with<br>ory (on             | he spectrumulator                                             | umulato<br>r.<br>Z<br>√<br>umulato                           | AC        | C<br>—<br>es) and            |
| Operation<br>Affected flag(s)<br>ORM A,[m]                             | Data in<br>The res<br>ACC ←<br>TC2<br>Logical<br>Data in<br>bitwise                                                               | the acc<br>sult is sto<br>ACC "(<br>TC1<br>OR dat<br>the da                       | tumulate<br>pred in t<br>DR" x<br>TO<br>a memo<br>ta memo<br>OR ope | PD<br>PD<br>ory with<br>ory (on             | he spectrumulator                                             | umulato<br>r.<br>Z<br>√<br>umulato                           | AC        | C<br>—<br>es) and            |
| Operation<br>Affected flag(s)<br>ORM A,[m]<br>Description              | Data in<br>The res<br>ACC ←<br>TC2<br>Logical<br>Data in<br>bitwise<br>[m] ←A                                                     | the acc<br>sult is sto<br>ACC "(<br>TC1<br>OR dat<br>the da<br>logical_<br>CC "OF | a memo<br>OR memo<br>a memo<br>R ope                                | PD<br>PD<br>ory with<br>ory (on<br>eration. | he spec<br>imulator<br>OV<br>the acco<br>e of the<br>The rest | umulato<br>r.<br>Z<br>√<br>umulato<br>a data i<br>ult is sto | AC        | C<br>—<br>es) and<br>he data |
| Operation<br>Affected flag(s)<br>ORM A,[m]<br>Description<br>Operation | Data in<br>The res<br>ACC ←<br>TC2<br>Logical<br>Data in<br>bitwise                                                               | ACC "(<br>TC1<br>OR dat<br>logical_                                               | tumulate<br>pred in t<br>DR" x<br>TO<br>a memo<br>ta memo<br>OR ope | PD<br>PD<br>ory with<br>ory (on             | he spectrumulator                                             | umulato<br>r.<br>Z<br>√<br>umulato<br>e data i               | AC        | C<br>—<br>es) and            |



| RET              | Return from subroutine                                                                                                                                                                  |  |  |  |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Description      | The program counter is restored from the stack. This is a 2-cycle instruction.                                                                                                          |  |  |  |  |  |  |
| Operation        | $PC \leftarrow Stack$                                                                                                                                                                   |  |  |  |  |  |  |
| Affected flag(s) |                                                                                                                                                                                         |  |  |  |  |  |  |
|                  | TC2 TC1 TO PD OV Z AC C                                                                                                                                                                 |  |  |  |  |  |  |
|                  |                                                                                                                                                                                         |  |  |  |  |  |  |
| RET A,x          | Return and place immediate data in the accumulator                                                                                                                                      |  |  |  |  |  |  |
| Description      | The program counter is restored from the stack and the accumulator loaded with the speci-<br>fied 8-bit immediate data.                                                                 |  |  |  |  |  |  |
| Operation        | $PC \leftarrow Stack$<br>ACC $\leftarrow x$                                                                                                                                             |  |  |  |  |  |  |
| Affected flag(s) |                                                                                                                                                                                         |  |  |  |  |  |  |
|                  | TC2 TC1 TO PD OV Z AC C                                                                                                                                                                 |  |  |  |  |  |  |
|                  |                                                                                                                                                                                         |  |  |  |  |  |  |
| RL [m]           | Rotate data memory left                                                                                                                                                                 |  |  |  |  |  |  |
| Description      | The contents of the specified data memory are rotated 1 bit left with bit 7 rotated into bit 0.                                                                                         |  |  |  |  |  |  |
| Operation        | [m].(i+1) $\leftarrow$ [m].i; [m].i:bit i of the data memory (i=0~6)<br>[m].0 $\leftarrow$ [m].7                                                                                        |  |  |  |  |  |  |
| Affected flag(s) |                                                                                                                                                                                         |  |  |  |  |  |  |
|                  | TC2 TC1 TO PD OV Z AC C                                                                                                                                                                 |  |  |  |  |  |  |
|                  |                                                                                                                                                                                         |  |  |  |  |  |  |
| RLA [m]          | Rotate data memory left and place result in the accumulator                                                                                                                             |  |  |  |  |  |  |
| Description      | Data in the specified data memory is rotated 1 bit left with bit 7 rotated into bit 0, leaving the rotated result in the accumulator. The contents of the data memory remain unchanged. |  |  |  |  |  |  |
| Operation        | ACC.(i+1) $\leftarrow$ [m].i; [m].i:bit i of the data memory (i=0~6)<br>ACC.0 $\leftarrow$ [m].7                                                                                        |  |  |  |  |  |  |
| Affected flag(s) |                                                                                                                                                                                         |  |  |  |  |  |  |
|                  | TC2 TC1 TO PD OV Z AC C                                                                                                                                                                 |  |  |  |  |  |  |
|                  |                                                                                                                                                                                         |  |  |  |  |  |  |
| RLC [m]          | Rotate data memory left through carry                                                                                                                                                   |  |  |  |  |  |  |
| Description      | The contents of the specified data memory and the carry flag are rotated 1 bit left. Bit 7 re-<br>places the carry bit; the original carry flag is rotated into the bit 0 position.     |  |  |  |  |  |  |
| Operation        | [m].(i+1) $\leftarrow$ [m].i; [m].i:bit i of the data memory (i=0~6)<br>[m].0 $\leftarrow$ C<br>C $\leftarrow$ [m].7                                                                    |  |  |  |  |  |  |
| Affected flag(s) |                                                                                                                                                                                         |  |  |  |  |  |  |
|                  | TC2 TC1 TO PD OV Z AC C                                                                                                                                                                 |  |  |  |  |  |  |
|                  |                                                                                                                                                                                         |  |  |  |  |  |  |



| RLCA [m]         | Rotate left through carry and place result in the accumulato                                                                                                                                         |  |  |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Description      | Data in the specified data memory and the carry flag are rotat<br>carry bit and the original carry flag is rotated into bit 0 position<br>in the accumulator but the contents of the data memory rem |  |  |  |  |
| Operation        | ACC.(i+1) $\leftarrow$ [m].i; [m].i:bit i of the data memory (i=0~6)<br>ACC.0 $\leftarrow$ C<br>C $\leftarrow$ [m].7                                                                                 |  |  |  |  |
| Affected flag(s) | TC2     TC1     TO     PD     OV     Z     AC     C       —     —     —     —     —     —     √                                                                                                      |  |  |  |  |
| RR [m]           | Rotate data memory right                                                                                                                                                                             |  |  |  |  |
| Description      | The contents of the specified data memory are rotated 1 bit rig                                                                                                                                      |  |  |  |  |
| Operation        | [m].i $\leftarrow$ [m].(i+1); [m].i:bit i of the data memory (i=0~6)<br>[m].7 $\leftarrow$ [m].0                                                                                                     |  |  |  |  |
| Affected flag(s) | TC2 TC1 TO PD OV Z AC C                                                                                                                                                                              |  |  |  |  |
|                  |                                                                                                                                                                                                      |  |  |  |  |
| RRA [m]          | Rotate right and place result in the accumulator                                                                                                                                                     |  |  |  |  |
| Description      | Data in the specified data memory is rotated 1 bit right with t<br>the rotated result in the accumulator. The contents of the data                                                                   |  |  |  |  |
| Operation        | ACC.(i) $\leftarrow$ [m].(i+1); [m].i:bit i of the data memory (i=0~6)<br>ACC.7 $\leftarrow$ [m].0                                                                                                   |  |  |  |  |
| Affected flag(s) |                                                                                                                                                                                                      |  |  |  |  |
|                  | TC2 TC1 TO PD OV Z AC C                                                                                                                                                                              |  |  |  |  |
|                  |                                                                                                                                                                                                      |  |  |  |  |
| RRC [m]          | Rotate data memory right through carry                                                                                                                                                               |  |  |  |  |
| Description      | The contents of the specified data memory and the carry flag are together rotated 1 right. Bit 0 replaces the carry bit; the original carry flag is rotated into the bit 7 positior                  |  |  |  |  |
| Operation        | [m].i $\leftarrow$ [m].(i+1); [m].i:bit i of the data memory (i=0~6)<br>[m].7 $\leftarrow$ C<br>C $\leftarrow$ [m].0                                                                                 |  |  |  |  |
| Affected flag(s) | TC2 TC1 TO PD OV Z AC C                                                                                                                                                                              |  |  |  |  |
|                  | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                |  |  |  |  |
|                  |                                                                                                                                                                                                      |  |  |  |  |

|        | 4      |
|--------|--------|
|        | $\geq$ |
| HOLTEK |        |

| RRCA [m]                      | Rotate                                                                                                                                                                                                                                                                                                                    | right thr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ough ca  | arry and   | place r      | esult in         | the acc               | umulat       |
|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------|--------------|------------------|-----------------------|--------------|
| Description                   | Data of the specified data memory and the carry flag are rotated 1 bit right. Bit 0 replac the carry bit and the original carry flag is rotated into the bit 7 position. The rotated result stored in the accumulator. The contents of the data memory remain unchanged.                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          |            |              |                  |                       |              |
| Operation                     | ACC.i ∢<br>ACC.7<br>C ← [m                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | +1); [m] | i:bit i of | the dat      | a memo           | ory (i=0 <sup>,</sup> | ~6)          |
| Affected flag(s)              |                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          |            |              |                  |                       |              |
|                               | TC2                                                                                                                                                                                                                                                                                                                       | TC1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ТО       | PD         | OV           | Z                | AC                    | С            |
|                               |                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | —        |            | —            |                  | —                     | $\checkmark$ |
| SBC A,[m]                     | Subtrac                                                                                                                                                                                                                                                                                                                   | ct data n                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | nemory   | and ca     | rry from     | the acc          | cumulate              | or           |
| Description                   |                                                                                                                                                                                                                                                                                                                           | ntents o<br>from the                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |            |              | •                |                       | •            |
| Operation                     | ACC ←                                                                                                                                                                                                                                                                                                                     | ACC+[                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ]+C      |            |              |                  |                       |              |
| Affected flag(s)              | [                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          |            |              |                  |                       |              |
|                               | TC2                                                                                                                                                                                                                                                                                                                       | TC1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | то       | PD         | OV           | Z                | AC                    | С            |
|                               |                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          |            | $\checkmark$ | $\checkmark$     |                       | $\checkmark$ |
| SBCM A,[m]                    | Subtrac                                                                                                                                                                                                                                                                                                                   | ct data n                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | nemory   | and ca     | rry from     | the acc          | cumulate              | or           |
| Description                   |                                                                                                                                                                                                                                                                                                                           | ntents o                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |          |            |              | •                |                       | •            |
|                               |                                                                                                                                                                                                                                                                                                                           | from the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |          | nulator,   | leaving      | the res          | ult in the            | e data r     |
| Operation                     | [m] ← A                                                                                                                                                                                                                                                                                                                   | ACC+[m                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ]+C      |            |              |                  |                       |              |
| Affected flag(s)              | ТСЭ                                                                                                                                                                                                                                                                                                                       | TC1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | то       |            |              | 7                | 10                    |              |
|                               | TC2                                                                                                                                                                                                                                                                                                                       | TC1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | то       | PD         | OV           | Z                | AC                    | C            |
|                               |                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          |            |              | V                |                       | $\checkmark$ |
| SDZ [m]                       | Skip if o                                                                                                                                                                                                                                                                                                                 | decreme                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ent data | memor      | y is 0       |                  |                       |              |
| Description                   | The contents of the specified data memory are decremented by 1. If the result instruction is skipped. If the result is 0, the following instruction, fetched during instruction execution, is discarded and a dummy cycle is replaced to get the prior (2 cycles). Otherwise proceed with the next instruction (1 cycle). |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          |            |              |                  |                       |              |
| Operation                     | Skip if (                                                                                                                                                                                                                                                                                                                 | ([m]–1)=                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0, [m] ∢ | — ([m]–    | 1)           |                  |                       |              |
| Affected flag(s)              | TOO                                                                                                                                                                                                                                                                                                                       | T04                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | то       |            | 01/          | 7                |                       |              |
|                               | TC2                                                                                                                                                                                                                                                                                                                       | TC1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | то       | PD         | OV           | Z                | AC                    | С            |
|                               |                                                                                                                                                                                                                                                                                                                           | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |          |            |              |                  |                       |              |
| SDZA [m]                      | Decrem                                                                                                                                                                                                                                                                                                                    | nent dat                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | a memo   | ory and    | place re     | sult in <i>i</i> | ACC, sk               | kip if 0     |
| Description                   | instruct<br>unchan<br>executi                                                                                                                                                                                                                                                                                             | Decrement data memory and place result in ACC, skip if 0<br>The contents of the specified data memory are decremented by 1. If the result is 0<br>instruction is skipped. The result is stored in the accumulator but the data memory<br>unchanged. If the result is 0, the following instruction, fetched during the current in<br>execution, is discarded and a dummy cycle is replaced to get the proper instruction<br>cles). Otherwise proceed with the next instruction (1 cycle). |          |            |              |                  |                       |              |
|                               |                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          | <i></i>    |              |                  |                       |              |
| Operation                     | Skip if (                                                                                                                                                                                                                                                                                                                 | ([m]–1)=                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0, ACC   | ← ([m]     | –1)          |                  |                       |              |
| Operation<br>Affected flag(s) | Skip if (                                                                                                                                                                                                                                                                                                                 | ([m]–1)=                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0, ACC   | ⊷ ([m]     | _1)          |                  |                       |              |
|                               | Skip if (<br>TC2                                                                                                                                                                                                                                                                                                          | ([m]–1)=<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0, ACC   | • ← ([m]   | –1)<br>OV    | Z                | AC                    | С            |



| SET [m]          | Set data memory                                                                                                                                                  |  |  |  |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Description      | Each bit of the specified data memory is set to 1.                                                                                                               |  |  |  |  |  |
| Operation        | [m] ← FFH                                                                                                                                                        |  |  |  |  |  |
| Affected flag(s) |                                                                                                                                                                  |  |  |  |  |  |
|                  | TC2 TC1 TO PD OV Z AC C                                                                                                                                          |  |  |  |  |  |
|                  |                                                                                                                                                                  |  |  |  |  |  |
| SET [m]. i       | Set bit of data memory                                                                                                                                           |  |  |  |  |  |
| Description      | Bit i of the specified data memory is set to 1.                                                                                                                  |  |  |  |  |  |
| Operation        | [m].i ← 1                                                                                                                                                        |  |  |  |  |  |
| Affected flag(s) |                                                                                                                                                                  |  |  |  |  |  |
|                  | TC2 TC1 TO PD OV Z AC C                                                                                                                                          |  |  |  |  |  |
|                  |                                                                                                                                                                  |  |  |  |  |  |
| SIZ [m]          | Skip if increment data memory is 0                                                                                                                               |  |  |  |  |  |
| Description      | The contents of the specified data memory are incremented by 1. If the result is 0, the fol-                                                                     |  |  |  |  |  |
|                  | lowing instruction, fetched during the current instruction execution, is discarded and a                                                                         |  |  |  |  |  |
|                  | dummy cycle is replaced to get the proper instruction (2 cycles). Otherwise proceed with the next instruction (1 cycle).                                         |  |  |  |  |  |
| Operation        | Skip if ([m]+1)=0, [m] ← ([m]+1)                                                                                                                                 |  |  |  |  |  |
| Affected flag(s) |                                                                                                                                                                  |  |  |  |  |  |
| 0()              | TC2 TC1 TO PD OV Z AC C                                                                                                                                          |  |  |  |  |  |
|                  |                                                                                                                                                                  |  |  |  |  |  |
| SIZA [m]         | Increment data memory and place result in ACC, skip if 0                                                                                                         |  |  |  |  |  |
| Description      | The contents of the specified data memory are incremented by 1. If the result is 0, the next                                                                     |  |  |  |  |  |
| Description      | instruction is skipped and the result is stored in the accumulator. The data memory re-                                                                          |  |  |  |  |  |
|                  | mains unchanged. If the result is 0, the following instruction, fetched during the current in-                                                                   |  |  |  |  |  |
|                  | struction execution, is discarded and a dummy cycle is replaced to get the proper instruction (2 cycles). Otherwise proceed with the next instruction (1 cycle). |  |  |  |  |  |
| Operation        | Skip if ([m]+1)=0, ACC ← ([m]+1)                                                                                                                                 |  |  |  |  |  |
| Affected flag(s) |                                                                                                                                                                  |  |  |  |  |  |
|                  | TC2 TC1 TO PD OV Z AC C                                                                                                                                          |  |  |  |  |  |
|                  |                                                                                                                                                                  |  |  |  |  |  |
| SNZ [m].i        | Skip if bit i of the data memory is not 0                                                                                                                        |  |  |  |  |  |
| Description      | If bit i of the specified data memory is not 0, the next instruction is skipped. If bit i of the data                                                            |  |  |  |  |  |
|                  | memory is not 0, the following instruction, fetched during the current instruction execution,                                                                    |  |  |  |  |  |
|                  | is discarded and a dummy cycle is replaced to get the proper instruction (2 cycles). Other-<br>wise proceed with the next instruction (1 cycle).                 |  |  |  |  |  |
| Operation        |                                                                                                                                                                  |  |  |  |  |  |
| Affected flag(s) | Skip if [m].i≠0                                                                                                                                                  |  |  |  |  |  |
| Aneoleu nay(s)   | TC2 TC1 TO PD OV Z AC C                                                                                                                                          |  |  |  |  |  |
|                  |                                                                                                                                                                  |  |  |  |  |  |
|                  |                                                                                                                                                                  |  |  |  |  |  |



HT48RA0A

| SUB A,[m]        | Subtract data memory from the accumulator                                                                              |  |  |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Description      | The specified data memory is subtracted from the contents result in the accumulator.                                   |  |  |  |  |
| Operation        | $ACC \leftarrow ACC+[\overline{m}]+1$                                                                                  |  |  |  |  |
| Affected flag(s) |                                                                                                                        |  |  |  |  |
|                  | TC2 TC1 TO PD OV Z AC C                                                                                                |  |  |  |  |
|                  |                                                                                                                        |  |  |  |  |
| SUBM A,[m]       | Subtract data memory from the accumulator                                                                              |  |  |  |  |
| Description      | The specified data memory is subtracted from the contents result in the data memory.                                   |  |  |  |  |
| Operation        | $[m] \leftarrow ACC + [\overline{m}] + 1$                                                                              |  |  |  |  |
| Affected flag(s) |                                                                                                                        |  |  |  |  |
|                  | TC2 TC1 TO PD OV Z AC C                                                                                                |  |  |  |  |
|                  |                                                                                                                        |  |  |  |  |
| SUB A,x          | Subtract immediate data from the accumulator                                                                           |  |  |  |  |
| Description      | The immediate data specified by the code is subtracted from<br>tor, leaving the result in the accumulator.             |  |  |  |  |
| Operation        | $ACC \leftarrow ACC + \bar{x} + 1$                                                                                     |  |  |  |  |
| Affected flag(s) |                                                                                                                        |  |  |  |  |
|                  | TC2 TC1 TO PD OV Z AC C                                                                                                |  |  |  |  |
|                  |                                                                                                                        |  |  |  |  |
| SWAP [m]         | Swap nibbles within the data memory                                                                                    |  |  |  |  |
| Description      | The low-order and high-order nibbles of the specified data memory (1 of the data memo-<br>ries) are interchanged.      |  |  |  |  |
| Operation        | [m].3~[m].0 ↔ [m].7~[m].4                                                                                              |  |  |  |  |
| Affected flag(s) |                                                                                                                        |  |  |  |  |
|                  | TC2 TC1 TO PD OV Z AC C                                                                                                |  |  |  |  |
|                  |                                                                                                                        |  |  |  |  |
| SWAPA [m]        | Swap data memory and place result in the accumulator                                                                   |  |  |  |  |
| Description      | The low-order and high-order nibbles of the specified data ing the result to the accumulator. The contents of the data |  |  |  |  |
| Operation        | ACC.3~ACC.0 ← [m].7~[m].4<br>ACC.7~ACC.4 ← [m].3~[m].0                                                                 |  |  |  |  |
| Affected flag(s) |                                                                                                                        |  |  |  |  |
|                  | TC2 TC1 TO PD OV Z AC C                                                                                                |  |  |  |  |
|                  |                                                                                                                        |  |  |  |  |



| SZ [m]                        | Skip if d                   | data me             | mory is            | 0                    |                       |           |                                    |           |
|-------------------------------|-----------------------------|---------------------|--------------------|----------------------|-----------------------|-----------|------------------------------------|-----------|
| Description                   | the curi                    | rent inst           | truction           | executi              | on, is di             | scarde    | re 0, the<br>d and a<br>eed with   | dumm      |
| Operation                     | Skip if [                   | [m]=0               |                    |                      |                       |           |                                    |           |
| Affected flag(s)              | TC2                         | TC1                 | то                 | PD                   | OV                    | Z         | AC                                 | C         |
|                               |                             |                     |                    |                      |                       |           |                                    |           |
| SZA [m]                       |                             |                     | mory to            |                      | •                     |           |                                    |           |
| Description                   | 0, the fo<br>and a d        | ollowing<br>ummy c  | instruc            | tion, fet<br>eplaced | ched du<br>I to get t | iring the | e copied<br>e curren<br>per instru | it instru |
| Operation                     | Skip if [                   | [m]=0               |                    |                      |                       |           |                                    |           |
| Affected flag(s)              | TC2                         | TC1                 | то                 | PD                   | OV                    | Z         | AC                                 | С         |
|                               | 102                         | -                   | -                  |                      |                       | ~         | -                                  |           |
|                               |                             |                     |                    |                      |                       |           |                                    |           |
| SZ [m].i                      | Skip if b                   | oit i of th         | ne data i          | memory               | is 0                  |           |                                    |           |
| Operation<br>Affected flag(s) | tion (2 o<br>Skip if [      | cycles).<br>[m].i=0 | Otherw             | ise proc             | ceed wit              | h the ne  | ny cycle<br>ext instr              | uction    |
|                               | TC2                         | TC1                 | то                 | PD                   | OV                    | Z         | AC                                 | С         |
|                               |                             |                     |                    |                      | —                     |           |                                    |           |
| TABRDC [m]                    | Move th                     | ne ROM              | l code (d          | current              | page) to              | TBLH      | and dat                            | a mem     |
| Description                   |                             | •                   |                    | •                    |                       | - /       | lressed l<br>/te trans             | •         |
| Operation                     |                             |                     | de (low<br>code (h | • •                  | e)                    |           |                                    |           |
| Affected flag(s)              | TC2                         | TC1                 | то<br>—            | PD                   | OV                    | Z         | AC                                 | C         |
| TABRDL [m]                    | Move th                     | ne ROM              | l code (l          | ast pag              | e) to TB              | LH and    | d data m                           | emory     |
| Description                   | The low                     | , buto of           | F ROM c            | ode (la              | ot page)              | addres    | sed by                             | the tah   |
| Description                   |                             |                     |                    | `                    | ,                     |           | ed to TB                           |           |
| Operation                     | the data [m] $\leftarrow$ F | a memo<br>ROM co    |                    | he high<br>byte)     | byte tra              |           |                                    |           |

| HOLTEK |  |
|--------|--|
|        |  |

HT48RA0A

| XOR A,[m]        | Logical XOR accumulator with data memory                                                                                                                                      |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description      | Data in the accumulator and the indicated data memory perform a bitwise logical Exclu-<br>sive_OR operation and the result is stored in the accumulator.                      |
| Operation        | $ACC \leftarrow ACC "XOR" [m]$                                                                                                                                                |
| Affected flag(s) |                                                                                                                                                                               |
|                  | TC2 TC1 TO PD OV Z AC C                                                                                                                                                       |
|                  |                                                                                                                                                                               |
| XORM A,[m]       | Logical XOR data memory with the accumulator                                                                                                                                  |
| Description      | Data in the indicated data memory and the accumulator perform a bitwise logical Exclu-<br>sive_OR operation. The result is stored in the data memory. The 0 flag is affected. |
| Operation        | [m] ← ACC "XOR" [m]                                                                                                                                                           |
| Affected flag(s) |                                                                                                                                                                               |
|                  | TC2 TC1 TO PD OV Z AC C                                                                                                                                                       |
|                  |                                                                                                                                                                               |
| XOR A,x          | Logical XOR immediate data to the accumulator                                                                                                                                 |
| Description      | Data in the accumulator and the specified data perform a bitwise logical Exclusive_OR op-<br>eration. The result is stored in the accumulator. The 0 flag is affected.        |
| Operation        | $ACC \leftarrow ACC "XOR" x$                                                                                                                                                  |
| Affected flag(s) |                                                                                                                                                                               |
|                  | TC2 TC1 TO PD OV Z AC C                                                                                                                                                       |
|                  |                                                                                                                                                                               |



## Package Information

20-pin SOP (300mil) Outline Dimensions



Ē

Ė



| Symbol | Dimensions in mil |      |      |  |  |  |
|--------|-------------------|------|------|--|--|--|
| Symbol | Min.              | Nom. | Max. |  |  |  |
| A      | 394               | —    | 419  |  |  |  |
| В      | 290               |      | 300  |  |  |  |
| С      | 14                |      | 20   |  |  |  |
| C'     | 490               |      | 510  |  |  |  |
| D      | 92                |      | 104  |  |  |  |
| E      | _                 | 50   | _    |  |  |  |
| F      | 4                 |      |      |  |  |  |
| G      | 32                |      | 38   |  |  |  |
| Н      | 4                 |      | 12   |  |  |  |
| α      | 0°                |      | 10°  |  |  |  |



### 24-pin SOP (300mil) Outline Dimensions





| Council of | Dimensions in mil |      |      |  |  |  |
|------------|-------------------|------|------|--|--|--|
| Symbol     | Min.              | Nom. | Max. |  |  |  |
| А          | 394               |      | 419  |  |  |  |
| В          | 290               |      | 300  |  |  |  |
| С          | 14                |      | 20   |  |  |  |
| C′         | 590               |      | 614  |  |  |  |
| D          | 92                |      | 104  |  |  |  |
| E          |                   | 50   | _    |  |  |  |
| F          | 4                 |      | _    |  |  |  |
| G          | 32                | _    | 38   |  |  |  |
| Н          | 4                 | _    | 12   |  |  |  |
| α          | 0°                |      | 10°  |  |  |  |



## **Product Tape and Reel Specifications**

### **Reel Dimensions**



### SOP 20W

| Symbol | Description           | Dimensions in mm |
|--------|-----------------------|------------------|
| А      | Reel Outer Diameter   | 330±1.0          |
| В      | Reel Inner Diameter   | 62±1.5           |
| С      | Spindle Hole Diameter | 13.0+0.5<br>_0.2 |
| D      | Key Slit Width        | 2.0±0.5          |
| T1     | Space Between Flange  | 24.8+0.3<br>0.2  |
| T2     | Reel Thickness        | 30.2±0.2         |

### SOP 24W

| Symbol | Description           | Dimensions in mm |
|--------|-----------------------|------------------|
| А      | Reel Outer Diameter   | 330±1.0          |
| В      | Reel Inner Diameter   | 62±1.5           |
| С      | Spindle Hole Diameter | 13.0+0.5<br>0.2  |
| D      | Key Slit Width        | 2.0±0.5          |
| T1     | Space Between Flange  | 24.8+0.3<br>0.2  |
| T2     | Reel Thickness        | 30.2±0.2         |



### **Carrier Tape Dimensions**



### SOP 20W

| Symbol | Description                              | Dimensions in mm |
|--------|------------------------------------------|------------------|
| w      | Carrier Tape Width                       | 24.0+0.3<br>0.1  |
| Р      | Cavity Pitch                             | 12.0±0.1         |
| E      | Perforation Position                     | 1.75±0.1         |
| F      | Cavity to Perforation (Width Direction)  | 11.5±0.1         |
| D      | Perforation Diameter                     | 1.5+0.1          |
| D1     | Cavity Hole Diameter                     | 1.5+0.25         |
| P0     | Perforation Pitch                        | 4.0±0.1          |
| P1     | Cavity to Perforation (Length Direction) | 2.0±0.1          |
| A0     | Cavity Length                            | 10.8±0.1         |
| B0     | Cavity Width                             | 13.3±0.1         |
| K0     | Cavity Depth                             | 3.2±0.1          |
| t      | Carrier Tape Thickness                   | 0.3±0.05         |
| С      | Cover Tape Width                         | 21.3             |

### SOP 24W

| Symbol | Description                              | Dimensions in mm |
|--------|------------------------------------------|------------------|
| W      | Carrier Tape Width                       | 24.0±0.3         |
| Р      | Cavity Pitch                             | 12.0±0.1         |
| E      | Perforation Position                     | 1.75±0.1         |
| F      | Cavity to Perforation (Width Direction)  | 11.5±0.1         |
| D      | Perforation Diameter                     | 1.55+0.1         |
| D1     | Cavity Hole Diameter                     | 1.5+0.25         |
| P0     | Perforation Pitch                        | 4.0±0.1          |
| P1     | Cavity to Perforation (Length Direction) | 2.0±0.1          |
| A0     | Cavity Length                            | 10.9±0.1         |
| B0     | Cavity Width                             | 15.9±0.1         |
| K0     | Cavity Depth                             | 3.1±0.1          |
| t      | Carrier Tape Thickness                   | 0.35±0.05        |
| С      | Cover Tape Width                         | 21.3             |

#### Holtek Semiconductor Inc. (Headquarters)

No.3, Creation Rd. II, Science Park, Hsinchu, Taiwan Tel: 886-3-563-1999 Fax: 886-3-563-1189 http://www.holtek.com.tw

#### Holtek Semiconductor Inc. (Taipei Sales Office)

4F-2, No. 3-2, YuanQu St., Nankang Software Park, Taipei 115, Taiwan Tel: 886-2-2655-7070 Fax: 886-2-2655-7373 Fax: 886-2-2655-7383 (International sales hotline)

#### Holtek Semiconductor Inc. (Shanghai Sales Office)

7th Floor, Building 2, No.889, Yi Shan Rd., Shanghai, China 200233 Tel: 021-6485-5560 Fax: 021-6485-0313 http://www.holtek.com.cn

Holtek Semiconductor Inc. (Shenzhen Sales Office) 43F, SEG Plaza, Shen Nan Zhong Road, Shenzhen, China 518031 Tel: 0755-8346-5589 Fax: 0755-8346-5590 ISDN: 0755-8346-5591

#### Holtek Semiconductor Inc. (Beijing Sales Office)

Suite 1721, Jinyu Tower, A129 West Xuan Wu Men Street, Xicheng District, Beijing, China 100031 Tel: 010-6641-0030, 6641-7751, 6641-7752 Fax: 010-6641-0125

#### Holmate Semiconductor, Inc. (North America Sales Office)

46712 Fremont Blvd., Fremont, CA 94538 Tel: 510-252-9880 Fax: 510-252-9885 http://www.holmate.com

#### Copyright © 2003 by HOLTEK SEMICONDUCTOR INC.

The information appearing in this Data Sheet is believed to be accurate at the time of publication. However, Holtek assumes no responsibility arising from the use of the specifications described. The applications mentioned herein are used solely for the purpose of illustration and Holtek makes no warranty or representation that such applications will be suitable without further modification, nor recommends the use of its products for application that may present a risk to human life due to malfunction or otherwise. Holtek's products are not authorized for use as critical components in life support devices or systems. Holtek reserves the right to alter its products without prior notification. For the most up-to-date information, please visit our web site at http://www.holtek.com.tw.